[llvm] [AArch64][SME] Make getRegAllocationHints stricter for multi-vector loads (PR #123081)
Kerry McLaughlin via llvm-commits
llvm-commits at lists.llvm.org
Tue Jan 28 07:02:08 PST 2025
================
@@ -1109,24 +1110,93 @@ bool AArch64RegisterInfo::getRegAllocationHints(
// so we add the strided registers as a hint.
unsigned RegID = MRI.getRegClass(VirtReg)->getID();
// Look through uses of the register for FORM_TRANSPOSED_REG_TUPLE.
- if ((RegID == AArch64::ZPR2StridedOrContiguousRegClassID ||
- RegID == AArch64::ZPR4StridedOrContiguousRegClassID) &&
- any_of(MRI.use_nodbg_instructions(VirtReg), [](const MachineInstr &Use) {
- return Use.getOpcode() ==
- AArch64::FORM_TRANSPOSED_REG_TUPLE_X2_PSEUDO ||
- Use.getOpcode() == AArch64::FORM_TRANSPOSED_REG_TUPLE_X4_PSEUDO;
- })) {
- const TargetRegisterClass *StridedRC =
- RegID == AArch64::ZPR2StridedOrContiguousRegClassID
- ? &AArch64::ZPR2StridedRegClass
- : &AArch64::ZPR4StridedRegClass;
+ for (const MachineInstr &Use : MRI.use_nodbg_instructions(VirtReg)) {
+ if ((RegID != AArch64::ZPR2StridedOrContiguousRegClassID &&
+ RegID != AArch64::ZPR4StridedOrContiguousRegClassID) ||
+ (Use.getOpcode() != AArch64::FORM_TRANSPOSED_REG_TUPLE_X2_PSEUDO &&
+ Use.getOpcode() != AArch64::FORM_TRANSPOSED_REG_TUPLE_X4_PSEUDO))
+ continue;
+
+ unsigned LdOps = Use.getNumOperands() - 1;
+ const TargetRegisterClass *StridedRC = LdOps == 2
+ ? &AArch64::ZPR2StridedRegClass
+ : &AArch64::ZPR4StridedRegClass;
+ SmallVector<MCPhysReg, 4> StridedOrder;
for (MCPhysReg Reg : Order)
if (StridedRC->contains(Reg))
- Hints.push_back(Reg);
+ StridedOrder.push_back(Reg);
+
+ auto GetRegStartingAt = [&](MCPhysReg FirstReg) -> MCPhysReg {
+ for (MCPhysReg Strided : StridedOrder)
+ if (getSubReg(Strided, AArch64::zsub0) == FirstReg)
+ return Strided;
+ return (MCPhysReg)AArch64::NoRegister;
+ };
+
+ int OpIdx = Use.findRegisterUseOperandIdx(VirtReg, this);
+ assert(OpIdx != -1 && "Expected operand index from register use.");
+
+ unsigned TupleID = MRI.getRegClass(Use.getOperand(0).getReg())->getID();
+ bool IsMulZPR = TupleID == AArch64::ZPR2Mul2RegClassID ||
+ TupleID == AArch64::ZPR4Mul4RegClassID;
+
+ unsigned AssignedOp = 0;
+ if (!any_of(make_range(Use.operands_begin() + 1, Use.operands_end()),
+ [&](const MachineOperand &Op) {
+ if (!VRM->hasPhys(Op.getReg()))
+ return false;
+ AssignedOp = Op.getOperandNo();
+ return true;
+ })) {
----------------
kmclaughlin-arm wrote:
Thanks, this is easier to follow!
https://github.com/llvm/llvm-project/pull/123081
More information about the llvm-commits
mailing list