[llvm] [AMDGPU] Fix an invalid cast in `AMDGPULateCodeGenPrepare::visitLoadInst` (PR #122494)
via llvm-commits
llvm-commits at lists.llvm.org
Fri Jan 10 08:50:31 PST 2025
llvmbot wrote:
<!--LLVM PR SUMMARY COMMENT-->
@llvm/pr-subscribers-backend-amdgpu
Author: Shilei Tian (shiltian)
<details>
<summary>Changes</summary>
Fixes SWDEV-507695.
---
Full diff: https://github.com/llvm/llvm-project/pull/122494.diff
2 Files Affected:
- (modified) llvm/lib/Target/AMDGPU/AMDGPULateCodeGenPrepare.cpp (+8-2)
- (added) llvm/test/CodeGen/AMDGPU/invalid-cast-load-i1.ll (+43)
``````````diff
diff --git a/llvm/lib/Target/AMDGPU/AMDGPULateCodeGenPrepare.cpp b/llvm/lib/Target/AMDGPU/AMDGPULateCodeGenPrepare.cpp
index 830b50307f837e..589a2ef8b54f09 100644
--- a/llvm/lib/Target/AMDGPU/AMDGPULateCodeGenPrepare.cpp
+++ b/llvm/lib/Target/AMDGPU/AMDGPULateCodeGenPrepare.cpp
@@ -464,8 +464,14 @@ bool AMDGPULateCodeGenPrepare::visitLoadInst(LoadInst &LI) {
NewLd->setMetadata(LLVMContext::MD_range, nullptr);
unsigned ShAmt = Adjust * 8;
- auto *NewVal = IRB.CreateBitCast(
- IRB.CreateTrunc(IRB.CreateLShr(NewLd, ShAmt), IntNTy), LI.getType());
+ Value *NewVal = nullptr;
+ if (DL.typeSizeEqualsStoreSize(LI.getType())) {
+ NewVal = IRB.CreateBitCast(
+ IRB.CreateTrunc(IRB.CreateLShr(NewLd, ShAmt), IntNTy), LI.getType());
+ } else {
+ assert(DL.getTypeSizeInBits(LI.getType()) < LdBits);
+ NewVal = IRB.CreateTrunc(IRB.CreateLShr(NewLd, ShAmt), LI.getType());
+ }
LI.replaceAllUsesWith(NewVal);
DeadInsts.emplace_back(&LI);
diff --git a/llvm/test/CodeGen/AMDGPU/invalid-cast-load-i1.ll b/llvm/test/CodeGen/AMDGPU/invalid-cast-load-i1.ll
new file mode 100644
index 00000000000000..e842a70b0aed65
--- /dev/null
+++ b/llvm/test/CodeGen/AMDGPU/invalid-cast-load-i1.ll
@@ -0,0 +1,43 @@
+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5
+; RUN: llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx90a %s -o - | FileCheck %s
+
+ at g = global ptr null
+
+define amdgpu_kernel void @load_idx_idy(ptr addrspace(4) %disp) {
+; CHECK-LABEL: load_idx_idy:
+; CHECK: ; %bb.0: ; %entry
+; CHECK-NEXT: s_load_dword s2, s[4:5], 0x4
+; CHECK-NEXT: s_load_dwordx2 s[0:1], s[8:9], 0x0
+; CHECK-NEXT: v_mov_b32_e32 v0, 0
+; CHECK-NEXT: s_waitcnt lgkmcnt(0)
+; CHECK-NEXT: s_lshr_b32 s2, s2, 16
+; CHECK-NEXT: s_bfe_i64 s[2:3], s[2:3], 0x10000
+; CHECK-NEXT: s_lshl_b64 s[2:3], s[2:3], 6
+; CHECK-NEXT: s_add_u32 s0, s0, s2
+; CHECK-NEXT: s_addc_u32 s1, s1, s3
+; CHECK-NEXT: global_load_ubyte v2, v0, s[0:1] offset:4
+; CHECK-NEXT: s_getpc_b64 s[0:1]
+; CHECK-NEXT: s_add_u32 s0, s0, g at gotpcrel32@lo+4
+; CHECK-NEXT: s_addc_u32 s1, s1, g at gotpcrel32@hi+12
+; CHECK-NEXT: s_load_dwordx2 s[0:1], s[0:1], 0x0
+; CHECK-NEXT: s_waitcnt lgkmcnt(0)
+; CHECK-NEXT: v_pk_mov_b32 v[0:1], s[0:1], s[0:1] op_sel:[0,1]
+; CHECK-NEXT: s_waitcnt vmcnt(0)
+; CHECK-NEXT: flat_store_byte v[0:1], v2
+; CHECK-NEXT: s_endpgm
+entry:
+ %disp1 = tail call ptr addrspace(4) @llvm.amdgcn.dispatch.ptr()
+ %gep_y = getelementptr i8, ptr addrspace(4) %disp1, i64 6
+ %L = load i1, ptr addrspace(4) %gep_y, align 1
+ %idxprom = sext i1 %L to i64
+ %gep0 = getelementptr <32 x i16>, ptr addrspace(4) %disp, i64 %idxprom
+ %gep1 = getelementptr i8, ptr addrspace(4) %gep0, i64 4
+ %L1 = load i8, ptr addrspace(4) %gep1
+ store i8 %L1, ptr @g
+ ret void
+}
+
+; Function Attrs: nocallback nofree nosync nounwind speculatable willreturn memory(none)
+declare noundef nonnull align 4 ptr addrspace(4) @llvm.amdgcn.dispatch.ptr() #0
+
+attributes #0 = { nocallback nofree nosync nounwind speculatable willreturn memory(none) }
``````````
</details>
https://github.com/llvm/llvm-project/pull/122494
More information about the llvm-commits
mailing list