[clang] [llvm] [LLVM][MC][AArch64] Assembler support for Armv9.6-A memory systems extensions (PR #112341)
    via llvm-commits 
    llvm-commits at lists.llvm.org
       
    Wed Oct 16 03:12:51 PDT 2024
    
    
  
================
@@ -4660,6 +4746,21 @@ let Predicates = [HasLOR] in {
   def STLLRH0 : InstAlias<"stllrh\t$Rt, [$Rn, #0]",  (STLLRH   GPR32: $Rt, GPR64sp:$Rn)>;
 }
 
+// v9.6-a Unprivileged load store operations
+let Predicates = [HasLSUI] in {
+defm LDTXRW : LoadUnprivilegedLSUI<0b10, GPR32, "ldtxr">;
+defm LDTXRX : LoadUnprivilegedLSUI<0b11, GPR64, "ldtxr">;
----------------
CarolineConcatto wrote:
These instructions need an alias for ldrx for 32 and 64 bits.
https://github.com/llvm/llvm-project/pull/112341
    
    
More information about the llvm-commits
mailing list