[PATCH] D142612: [RISCV][NFC] Add test for register coalescing x0
Luke Lau via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Thu Jan 26 05:42:12 PST 2023
luke updated this revision to Diff 492414.
luke added a comment.
Fix llc invocation
Repository:
rG LLVM Github Monorepo
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D142612/new/
https://reviews.llvm.org/D142612
Files:
llvm/test/CodeGen/RISCV/regcoal-constreg.mir
Index: llvm/test/CodeGen/RISCV/regcoal-constreg.mir
===================================================================
--- /dev/null
+++ llvm/test/CodeGen/RISCV/regcoal-constreg.mir
@@ -0,0 +1,37 @@
+# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
+# RUN: llc -mtriple=riscv32-- -run-pass=simple-register-coalescing %s -o - | FileCheck %s
+---
+name: func
+registers:
+ - { id: 0, class: gpr }
+ - { id: 1, class: gpr }
+ - { id: 2, class: gpr }
+body: |
+ ; CHECK-LABEL: name: func
+ ; CHECK: bb.0:
+ ; CHECK-NEXT: successors: %bb.2(0x40000000), %bb.1(0x40000000)
+ ; CHECK-NEXT: {{ $}}
+ ; CHECK-NEXT: [[COPY:%[0-9]+]]:gpr = COPY $x0
+ ; CHECK-NEXT: BNE $x0, [[COPY]], %bb.2
+ ; CHECK-NEXT: PseudoBR %bb.1
+ ; CHECK-NEXT: {{ $}}
+ ; CHECK-NEXT: bb.1:
+ ; CHECK-NEXT: successors: %bb.2(0x80000000)
+ ; CHECK-NEXT: {{ $}}
+ ; CHECK-NEXT: [[COPY1:%[0-9]+]]:gpr = COPY $x0
+ ; CHECK-NEXT: {{ $}}
+ ; CHECK-NEXT: bb.2:
+ ; CHECK-NEXT: dead [[ADDI:%[0-9]+]]:gpr = ADDI [[COPY1]], 1
+ bb.0:
+ %0 = COPY $x0
+ %1 = COPY $x0
+ BNE %0, %1, %bb.2
+ PseudoBR %bb.1
+
+ bb.1:
+ %1 = COPY $x0
+
+ bb.2:
+ %2 = ADDI %1, 1
+
+...
-------------- next part --------------
A non-text attachment was scrubbed...
Name: D142612.492414.patch
Type: text/x-patch
Size: 1204 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20230126/639c5299/attachment.bin>
More information about the llvm-commits
mailing list