[PATCH] D136366: [PowerPC] Add new DMR register classes to Future CPU.

Stefan Pintilie via Phabricator via llvm-commits llvm-commits at lists.llvm.org
Thu Oct 27 12:32:23 PDT 2022


stefanp updated this revision to Diff 471261.
stefanp added a comment.

Rebased patch to top of main and addressed a couple of nits.


Repository:
  rG LLVM Github Monorepo

CHANGES SINCE LAST ACTION
  https://reviews.llvm.org/D136366/new/

https://reviews.llvm.org/D136366

Files:
  llvm/include/llvm/CodeGen/ValueTypes.td
  llvm/include/llvm/IR/Intrinsics.td
  llvm/include/llvm/Support/MachineValueType.h
  llvm/lib/CodeGen/ValueTypes.cpp
  llvm/lib/Target/PowerPC/AsmParser/PPCAsmParser.cpp
  llvm/lib/Target/PowerPC/Disassembler/PPCDisassembler.cpp
  llvm/lib/Target/PowerPC/MCTargetDesc/PPCMCTargetDesc.h
  llvm/lib/Target/PowerPC/PPCInstrFuture.td
  llvm/lib/Target/PowerPC/PPCInstrFutureMMA.td
  llvm/lib/Target/PowerPC/PPCInstrInfo.td
  llvm/lib/Target/PowerPC/PPCRegisterInfo.h
  llvm/lib/Target/PowerPC/PPCRegisterInfo.td
  llvm/lib/Target/PowerPC/PPCRegisterInfoDMR.td
  llvm/lib/Target/PowerPC/PPCScheduleP9.td
  llvm/test/CodeGen/PowerPC/future-check-features.ll
  llvm/test/MC/Disassembler/PowerPC/ppc-encoding-ISAFuture.txt
  llvm/test/MC/Disassembler/PowerPC/ppc64le-encoding-ISAFuture.txt
  llvm/test/MC/PowerPC/ppc-encoding-ISAFuture.s
  llvm/utils/TableGen/CodeGenTarget.cpp

-------------- next part --------------
A non-text attachment was scrubbed...
Name: D136366.471261.patch
Type: text/x-patch
Size: 72281 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20221027/f2c34be5/attachment.bin>


More information about the llvm-commits mailing list