[PATCH] D93298: [RISCV] add the MC layer support of Zfinx extension
Krasimir Georgiev via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Wed Mar 2 07:05:38 PST 2022
krasimir added a comment.
@achieveartificialintelligence thank you for looking into this, sorry for the late reply!
It looks like the latest version addresses @nikic's IR reproducer with `-mtriple=riscv32`.
There seems to be an error trying this out with `-mtriple=riscv64`:
% cat test.ll
define float @test(float %x) {
%1 = tail call float asm sideeffect alignstack "mv a0, a0", "={x10},{x10}"(float 0.000000e+00)
ret float 0.000000e+00
}
% llc -mtriple=riscv32 -mattr=+d test.ll
% llc -mtriple=riscv64 -mattr=+d test.ll
error: couldn't allocate output register for constraint '{x10}'
I'm not sure if this is intended to work `-mtriple=riscv64`, but judging by the newly added test `RUN: llc -mtriple=riscv64 ...` line it seems like it should?
Repository:
rG LLVM Github Monorepo
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D93298/new/
https://reviews.llvm.org/D93298
More information about the llvm-commits
mailing list