[PATCH] D118305: [Spill2Reg] Added code generation support for 8/16bit spills/reloads in x86
Vasileios Porpodas via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Thu Feb 3 15:13:01 PST 2022
vporpo updated this revision to Diff 405815.
vporpo added a comment.
Updated tests.
Repository:
rG LLVM Github Monorepo
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D118305/new/
https://reviews.llvm.org/D118305
Files:
llvm/lib/Target/X86/X86InstrInfo.cpp
llvm/lib/Target/X86/X86InstrInfo.h
llvm/test/CodeGen/X86/spill2reg_end_to_end_16bit.ll
llvm/test/CodeGen/X86/spill2reg_end_to_end_8bit.ll
llvm/test/CodeGen/X86/spill2reg_simple_1_16bit.mir
llvm/test/CodeGen/X86/spill2reg_simple_1_8bit.mir
-------------- next part --------------
A non-text attachment was scrubbed...
Name: D118305.405815.patch
Type: text/x-patch
Size: 12011 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20220203/b4bf2fd3/attachment.bin>
More information about the llvm-commits
mailing list