[PATCH] D109900: [AMDGPU] Filtering out the inactive lanes bits when lowering copy to SCC
Alexander via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Tue Sep 21 11:18:39 PDT 2021
This revision was landed with ongoing or failed builds.
This revision was automatically updated to reflect the committed changes.
Closed by commit rG1a33294652b2: [AMDGPU] Filtering out the inactive lanes bits when lowering copy to SCC (authored by alex-t).
Repository:
rG LLVM Github Monorepo
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D109900/new/
https://reviews.llvm.org/D109900
Files:
llvm/lib/Target/AMDGPU/SIFixSGPRCopies.cpp
llvm/test/CodeGen/AMDGPU/amdgpu-codegenprepare-idiv.ll
llvm/test/CodeGen/AMDGPU/copy_to_scc.ll
-------------- next part --------------
A non-text attachment was scrubbed...
Name: D109900.373994.patch
Type: text/x-patch
Size: 21854 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20210921/ccb94b83/attachment-0001.bin>
More information about the llvm-commits
mailing list