[PATCH] D52846: [AMDGPU] Add FixupVectorISel pass, currently Supports SREGs in GLOBAL LD/ST
Ron Lieberman via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Wed Nov 14 12:46:03 PST 2018
ronlieb updated this revision to Diff 174085.
ronlieb added a comment.
Per review comments, now using getRegBitWidth(),
which exposed a missing case in getRegBitWidth() for AMDGPU::SReg_64_XEXECRegClassID
https://reviews.llvm.org/D52846
Files:
lib/Target/AMDGPU/AMDGPU.h
lib/Target/AMDGPU/AMDGPUTargetMachine.cpp
lib/Target/AMDGPU/CMakeLists.txt
lib/Target/AMDGPU/FLATInstructions.td
lib/Target/AMDGPU/SIFixupVectorISel.cpp
lib/Target/AMDGPU/SIInstrInfo.h
lib/Target/AMDGPU/SIInstrInfo.td
lib/Target/AMDGPU/Utils/AMDGPUBaseInfo.cpp
test/CodeGen/AMDGPU/ds_write2.ll
test/CodeGen/AMDGPU/ds_write2st64.ll
test/CodeGen/AMDGPU/global-load-store-atomics.mir
test/CodeGen/AMDGPU/global-saddr.ll
test/CodeGen/AMDGPU/indirect-addressing-si-gfx9.ll
test/CodeGen/AMDGPU/indirect-addressing-si-pregfx9.ll
test/CodeGen/AMDGPU/indirect-addressing-si.ll
test/CodeGen/AMDGPU/insert_vector_elt.v2i16.ll
test/CodeGen/AMDGPU/insert_vector_elt.v2i16.subtest-nosaddr.ll
test/CodeGen/AMDGPU/insert_vector_elt.v2i16.subtest-saddr.ll
test/CodeGen/AMDGPU/madak.ll
test/CodeGen/AMDGPU/memory-legalizer-load.ll
test/CodeGen/AMDGPU/memory-legalizer-store.ll
test/CodeGen/AMDGPU/memory_clause.ll
test/CodeGen/AMDGPU/si-triv-disjoint-mem-access.ll
-------------- next part --------------
A non-text attachment was scrubbed...
Name: D52846.174085.patch
Type: text/x-patch
Size: 64844 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20181114/1b4b57d1/attachment-0001.bin>
More information about the llvm-commits
mailing list