[PATCH] D21215: [docs] Update AMDGPU relocation information
Konstantin Zhuravlyov via llvm-commits
llvm-commits at lists.llvm.org
Tue Jun 14 10:27:12 PDT 2016
This revision was automatically updated to reflect the committed changes.
Closed by commit rL272684: [docs] Update AMDGPU relocation information (authored by kzhuravl).
Changed prior to commit:
http://reviews.llvm.org/D21215?vs=60617&id=60703#toc
Repository:
rL LLVM
http://reviews.llvm.org/D21215
Files:
llvm/trunk/docs/CodeGenerator.rst
Index: llvm/trunk/docs/CodeGenerator.rst
===================================================================
--- llvm/trunk/docs/CodeGenerator.rst
+++ llvm/trunk/docs/CodeGenerator.rst
@@ -2672,25 +2672,26 @@
byte alignment. These values use the same byte order as other word values in
the AMD GPU architecture
-Following notations are used for specifying relocation types
+Following notations are used for specifying relocation calculations:
* **A** --- Represents the addend used to compute the value of the relocatable
field
+* **P** --- Represents the place (section offset or address) of the storage unit
+ being relocated (computed using ``r_offset``)
* **S** --- Represents the value of the symbol whose index resides in the
relocation entry
AMDGPU Backend generates *Elf64_Rela* relocation records with the following
supported relocation types:
- ==================== ===== ========== ============================
- Relocation type Value Field Calculation
- ==================== ===== ========== ============================
- ``R_AMDGPU_NONE`` 0 ``none`` ``none``
- ``R_AMDGPU_32_LOW`` 1 ``word32`` (S + A) & 0xFFFFFFFF
- ``R_AMDGPU_32_HIGH`` 2 ``word32`` ((S + A) >> 32) & 0xFFFFFFFF
- ``R_AMDGPU_64`` 3 ``word64`` S + A
- ``R_AMDGPU_32`` 4 ``word32`` S + A
- ==================== ===== ========== ============================
-
-Only R_AMDGPU_32_LOW and R_AMDGPU_32_HIGH can be handled by the
-dynamic linker. The rest must be statically resolved.
+ ===================== ===== ========== ====================
+ Relocation type Value Field Calculation
+ ===================== ===== ========== ====================
+ ``R_AMDGPU_NONE`` 0 ``none`` ``none``
+ ``R_AMDGPU_ABS32_LO`` 1 ``word32`` (S + A) & 0xFFFFFFFF
+ ``R_AMDGPU_ABS32_HI`` 2 ``word32`` (S + A) >> 32
+ ``R_AMDGPU_ABS64`` 3 ``word64`` S + A
+ ``R_AMDGPU_REL32`` 4 ``word32`` S + A - P
+ ``R_AMDGPU_REL64`` 5 ``word64`` S + A - P
+ ``R_AMDGPU_ABS32`` 6 ``word32`` S + A
+ ===================== ===== ========== ====================
-------------- next part --------------
A non-text attachment was scrubbed...
Name: D21215.60703.patch
Type: text/x-patch
Size: 2213 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20160614/42100a7a/attachment.bin>
More information about the llvm-commits
mailing list