[llvm-branch-commits] [llvm] 5973272 - [RISCV] Add MinimumJumpTableEntries to TuneInfo (#72963)
via llvm-branch-commits
llvm-branch-commits at lists.llvm.org
Mon Nov 27 17:17:38 PST 2023
Author: Wang Pengcheng
Date: 2023-11-23T14:05:23+08:00
New Revision: 5973272af796b33b75467ba8fba8b0a98b42757a
URL: https://github.com/llvm/llvm-project/commit/5973272af796b33b75467ba8fba8b0a98b42757a
DIFF: https://github.com/llvm/llvm-project/commit/5973272af796b33b75467ba8fba8b0a98b42757a.diff
LOG: [RISCV] Add MinimumJumpTableEntries to TuneInfo (#72963)
This is like what AArch64 has done in #71166 except that we don't
handle `HasMinSize` case now.
Added:
Modified:
llvm/lib/Target/RISCV/RISCVISelLowering.cpp
llvm/lib/Target/RISCV/RISCVISelLowering.h
llvm/lib/Target/RISCV/RISCVProcessors.td
llvm/lib/Target/RISCV/RISCVSubtarget.cpp
llvm/lib/Target/RISCV/RISCVSubtarget.h
llvm/test/CodeGen/RISCV/jumptable.ll
Removed:
################################################################################
diff --git a/llvm/lib/Target/RISCV/RISCVISelLowering.cpp b/llvm/lib/Target/RISCV/RISCVISelLowering.cpp
index 97f9fb2223f1ae4..921b93c08ddde11 100644
--- a/llvm/lib/Target/RISCV/RISCVISelLowering.cpp
+++ b/llvm/lib/Target/RISCV/RISCVISelLowering.cpp
@@ -1363,8 +1363,6 @@ RISCVTargetLowering::RISCVTargetLowering(const TargetMachine &TM,
setPrefFunctionAlignment(Subtarget.getPrefFunctionAlignment());
setPrefLoopAlignment(Subtarget.getPrefLoopAlignment());
- setMinimumJumpTableEntries(5);
-
// Jumps are expensive, compared to logic
setJumpIsExpensive();
@@ -19701,6 +19699,11 @@ bool RISCVTargetLowering::shouldFoldSelectWithSingleBitTest(
return AndMask.ugt(1024);
return TargetLowering::shouldFoldSelectWithSingleBitTest(VT, AndMask);
}
+
+unsigned RISCVTargetLowering::getMinimumJumpTableEntries() const {
+ return Subtarget.getMinimumJumpTableEntries();
+}
+
namespace llvm::RISCVVIntrinsicsTable {
#define GET_RISCVVIntrinsicsTable_IMPL
diff --git a/llvm/lib/Target/RISCV/RISCVISelLowering.h b/llvm/lib/Target/RISCV/RISCVISelLowering.h
index 3d6cd03c4d08f56..45200b54595a0b9 100644
--- a/llvm/lib/Target/RISCV/RISCVISelLowering.h
+++ b/llvm/lib/Target/RISCV/RISCVISelLowering.h
@@ -962,6 +962,8 @@ class RISCVTargetLowering : public TargetLowering {
bool shouldFoldSelectWithSingleBitTest(EVT VT,
const APInt &AndMask) const override;
+
+ unsigned getMinimumJumpTableEntries() const override;
};
namespace RISCV {
diff --git a/llvm/lib/Target/RISCV/RISCVProcessors.td b/llvm/lib/Target/RISCV/RISCVProcessors.td
index 95389b07e9c1cdb..90ba99d3f845d38 100644
--- a/llvm/lib/Target/RISCV/RISCVProcessors.td
+++ b/llvm/lib/Target/RISCV/RISCVProcessors.td
@@ -19,6 +19,8 @@ class RISCVTuneInfo {
bits<16> PrefetchDistance = 0;
bits<16> MinPrefetchStride = 1;
bits<32> MaxPrefetchIterationsAhead = -1;
+
+ bits<32> MinimumJumpTableEntries = 5;
}
def RISCVTuneInfoTable : GenericTable {
@@ -26,7 +28,8 @@ def RISCVTuneInfoTable : GenericTable {
let CppTypeName = "RISCVTuneInfo";
let Fields = ["Name", "PrefFunctionAlignment", "PrefLoopAlignment",
"CacheLineSize", "PrefetchDistance",
- "MinPrefetchStride", "MaxPrefetchIterationsAhead"];
+ "MinPrefetchStride", "MaxPrefetchIterationsAhead",
+ "MinimumJumpTableEntries"];
}
def getRISCVTuneInfo : SearchIndex {
diff --git a/llvm/lib/Target/RISCV/RISCVSubtarget.cpp b/llvm/lib/Target/RISCV/RISCVSubtarget.cpp
index 3e6af1abc5d408b..7b64d3cee9c8009 100644
--- a/llvm/lib/Target/RISCV/RISCVSubtarget.cpp
+++ b/llvm/lib/Target/RISCV/RISCVSubtarget.cpp
@@ -57,6 +57,10 @@ static cl::opt<unsigned> RISCVMaxBuildIntsCost(
static cl::opt<bool> UseAA("riscv-use-aa", cl::init(true),
cl::desc("Enable the use of AA during codegen."));
+static cl::opt<unsigned> RISCVMinimumJumpTableEntries(
+ "riscv-min-jump-table-entries", cl::Hidden,
+ cl::desc("Set minimum number of entries to use a jump table on RISCV"));
+
void RISCVSubtarget::anchor() {}
RISCVSubtarget &
@@ -189,3 +193,9 @@ void RISCVSubtarget::getPostRAMutations(
/// Enable use of alias analysis during code generation (during MI
/// scheduling, DAGCombine, etc.).
bool RISCVSubtarget::useAA() const { return UseAA; }
+
+unsigned RISCVSubtarget::getMinimumJumpTableEntries() const {
+ return RISCVMinimumJumpTableEntries.getNumOccurrences() > 0
+ ? RISCVMinimumJumpTableEntries
+ : TuneInfo->MinimumJumpTableEntries;
+}
diff --git a/llvm/lib/Target/RISCV/RISCVSubtarget.h b/llvm/lib/Target/RISCV/RISCVSubtarget.h
index c135021333acabc..52f00f1f099030c 100644
--- a/llvm/lib/Target/RISCV/RISCVSubtarget.h
+++ b/llvm/lib/Target/RISCV/RISCVSubtarget.h
@@ -44,6 +44,8 @@ struct RISCVTuneInfo {
uint16_t PrefetchDistance;
uint16_t MinPrefetchStride;
unsigned MaxPrefetchIterationsAhead;
+
+ unsigned MinimumJumpTableEntries;
};
#define GET_RISCVTuneInfoTable_DECL
@@ -270,6 +272,8 @@ class RISCVSubtarget : public RISCVGenSubtargetInfo {
unsigned getMaxPrefetchIterationsAhead() const override {
return TuneInfo->MaxPrefetchIterationsAhead;
};
+
+ unsigned getMinimumJumpTableEntries() const;
};
} // End llvm namespace
diff --git a/llvm/test/CodeGen/RISCV/jumptable.ll b/llvm/test/CodeGen/RISCV/jumptable.ll
index 30c1ba0b542c856..2b5500920a32acb 100644
--- a/llvm/test/CodeGen/RISCV/jumptable.ll
+++ b/llvm/test/CodeGen/RISCV/jumptable.ll
@@ -11,6 +11,18 @@
; RUN: | FileCheck %s -check-prefixes=CHECK,RV64I-MEDIUM
; RUN: llc -mtriple=riscv64 -relocation-model=pic -verify-machineinstrs < %s \
; RUN: | FileCheck %s -check-prefixes=CHECK,RV64I-PIC
+; RUN: llc -mtriple=riscv32 -code-model=small -verify-machineinstrs -riscv-min-jump-table-entries=7 < %s \
+; RUN: | FileCheck %s -check-prefixes=CHECK,RV32I-SMALL-7-ENTRIES
+; RUN: llc -mtriple=riscv32 -code-model=medium -verify-machineinstrs -riscv-min-jump-table-entries=7 < %s \
+; RUN: | FileCheck %s -check-prefixes=CHECK,RV32I-MEDIUM-7-ENTRIES
+; RUN: llc -mtriple=riscv32 -relocation-model=pic -verify-machineinstrs -riscv-min-jump-table-entries=7 < %s \
+; RUN: | FileCheck %s -check-prefixes=CHECK,RV32I-PIC-7-ENTRIES
+; RUN: llc -mtriple=riscv64 -code-model=small -verify-machineinstrs -riscv-min-jump-table-entries=7 < %s \
+; RUN: | FileCheck %s -check-prefixes=CHECK,RV64I-SMALL-7-ENTRIES
+; RUN: llc -mtriple=riscv64 -code-model=medium -verify-machineinstrs -riscv-min-jump-table-entries=7 < %s \
+; RUN: | FileCheck %s -check-prefixes=CHECK,RV64I-MEDIUM-7-ENTRIES
+; RUN: llc -mtriple=riscv64 -relocation-model=pic -verify-machineinstrs -riscv-min-jump-table-entries=7 < %s \
+; RUN: | FileCheck %s -check-prefixes=CHECK,RV64I-PIC-7-ENTRIES
define void @below_threshold(i32 signext %in, ptr %out) nounwind {
; CHECK-LABEL: below_threshold:
@@ -277,6 +289,270 @@ define void @above_threshold(i32 signext %in, ptr %out) nounwind {
; RV64I-PIC-NEXT: sw a0, 0(a1)
; RV64I-PIC-NEXT: .LBB1_9: # %exit
; RV64I-PIC-NEXT: ret
+;
+; RV32I-SMALL-7-ENTRIES-LABEL: above_threshold:
+; RV32I-SMALL-7-ENTRIES: # %bb.0: # %entry
+; RV32I-SMALL-7-ENTRIES-NEXT: li a2, 3
+; RV32I-SMALL-7-ENTRIES-NEXT: blt a2, a0, .LBB1_5
+; RV32I-SMALL-7-ENTRIES-NEXT: # %bb.1: # %entry
+; RV32I-SMALL-7-ENTRIES-NEXT: li a2, 1
+; RV32I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_9
+; RV32I-SMALL-7-ENTRIES-NEXT: # %bb.2: # %entry
+; RV32I-SMALL-7-ENTRIES-NEXT: li a2, 2
+; RV32I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_11
+; RV32I-SMALL-7-ENTRIES-NEXT: # %bb.3: # %entry
+; RV32I-SMALL-7-ENTRIES-NEXT: li a2, 3
+; RV32I-SMALL-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV32I-SMALL-7-ENTRIES-NEXT: # %bb.4: # %bb3
+; RV32I-SMALL-7-ENTRIES-NEXT: li a0, 2
+; RV32I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-SMALL-7-ENTRIES-NEXT: .LBB1_5: # %entry
+; RV32I-SMALL-7-ENTRIES-NEXT: li a2, 4
+; RV32I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_10
+; RV32I-SMALL-7-ENTRIES-NEXT: # %bb.6: # %entry
+; RV32I-SMALL-7-ENTRIES-NEXT: li a2, 5
+; RV32I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_12
+; RV32I-SMALL-7-ENTRIES-NEXT: # %bb.7: # %entry
+; RV32I-SMALL-7-ENTRIES-NEXT: li a2, 6
+; RV32I-SMALL-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV32I-SMALL-7-ENTRIES-NEXT: # %bb.8: # %bb6
+; RV32I-SMALL-7-ENTRIES-NEXT: li a0, 200
+; RV32I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-SMALL-7-ENTRIES-NEXT: .LBB1_9: # %bb1
+; RV32I-SMALL-7-ENTRIES-NEXT: li a0, 4
+; RV32I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-SMALL-7-ENTRIES-NEXT: .LBB1_10: # %bb4
+; RV32I-SMALL-7-ENTRIES-NEXT: li a0, 1
+; RV32I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-SMALL-7-ENTRIES-NEXT: .LBB1_11: # %bb2
+; RV32I-SMALL-7-ENTRIES-NEXT: li a0, 3
+; RV32I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-SMALL-7-ENTRIES-NEXT: .LBB1_12: # %bb5
+; RV32I-SMALL-7-ENTRIES-NEXT: li a0, 100
+; RV32I-SMALL-7-ENTRIES-NEXT: .LBB1_13: # %exit
+; RV32I-SMALL-7-ENTRIES-NEXT: sw a0, 0(a1)
+; RV32I-SMALL-7-ENTRIES-NEXT: .LBB1_14: # %exit
+; RV32I-SMALL-7-ENTRIES-NEXT: ret
+;
+; RV32I-MEDIUM-7-ENTRIES-LABEL: above_threshold:
+; RV32I-MEDIUM-7-ENTRIES: # %bb.0: # %entry
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a2, 3
+; RV32I-MEDIUM-7-ENTRIES-NEXT: blt a2, a0, .LBB1_5
+; RV32I-MEDIUM-7-ENTRIES-NEXT: # %bb.1: # %entry
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a2, 1
+; RV32I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_9
+; RV32I-MEDIUM-7-ENTRIES-NEXT: # %bb.2: # %entry
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a2, 2
+; RV32I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_11
+; RV32I-MEDIUM-7-ENTRIES-NEXT: # %bb.3: # %entry
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a2, 3
+; RV32I-MEDIUM-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV32I-MEDIUM-7-ENTRIES-NEXT: # %bb.4: # %bb3
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a0, 2
+; RV32I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-MEDIUM-7-ENTRIES-NEXT: .LBB1_5: # %entry
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a2, 4
+; RV32I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_10
+; RV32I-MEDIUM-7-ENTRIES-NEXT: # %bb.6: # %entry
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a2, 5
+; RV32I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_12
+; RV32I-MEDIUM-7-ENTRIES-NEXT: # %bb.7: # %entry
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a2, 6
+; RV32I-MEDIUM-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV32I-MEDIUM-7-ENTRIES-NEXT: # %bb.8: # %bb6
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a0, 200
+; RV32I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-MEDIUM-7-ENTRIES-NEXT: .LBB1_9: # %bb1
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a0, 4
+; RV32I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-MEDIUM-7-ENTRIES-NEXT: .LBB1_10: # %bb4
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a0, 1
+; RV32I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-MEDIUM-7-ENTRIES-NEXT: .LBB1_11: # %bb2
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a0, 3
+; RV32I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-MEDIUM-7-ENTRIES-NEXT: .LBB1_12: # %bb5
+; RV32I-MEDIUM-7-ENTRIES-NEXT: li a0, 100
+; RV32I-MEDIUM-7-ENTRIES-NEXT: .LBB1_13: # %exit
+; RV32I-MEDIUM-7-ENTRIES-NEXT: sw a0, 0(a1)
+; RV32I-MEDIUM-7-ENTRIES-NEXT: .LBB1_14: # %exit
+; RV32I-MEDIUM-7-ENTRIES-NEXT: ret
+;
+; RV32I-PIC-7-ENTRIES-LABEL: above_threshold:
+; RV32I-PIC-7-ENTRIES: # %bb.0: # %entry
+; RV32I-PIC-7-ENTRIES-NEXT: li a2, 3
+; RV32I-PIC-7-ENTRIES-NEXT: blt a2, a0, .LBB1_5
+; RV32I-PIC-7-ENTRIES-NEXT: # %bb.1: # %entry
+; RV32I-PIC-7-ENTRIES-NEXT: li a2, 1
+; RV32I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_9
+; RV32I-PIC-7-ENTRIES-NEXT: # %bb.2: # %entry
+; RV32I-PIC-7-ENTRIES-NEXT: li a2, 2
+; RV32I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_11
+; RV32I-PIC-7-ENTRIES-NEXT: # %bb.3: # %entry
+; RV32I-PIC-7-ENTRIES-NEXT: li a2, 3
+; RV32I-PIC-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV32I-PIC-7-ENTRIES-NEXT: # %bb.4: # %bb3
+; RV32I-PIC-7-ENTRIES-NEXT: li a0, 2
+; RV32I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-PIC-7-ENTRIES-NEXT: .LBB1_5: # %entry
+; RV32I-PIC-7-ENTRIES-NEXT: li a2, 4
+; RV32I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_10
+; RV32I-PIC-7-ENTRIES-NEXT: # %bb.6: # %entry
+; RV32I-PIC-7-ENTRIES-NEXT: li a2, 5
+; RV32I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_12
+; RV32I-PIC-7-ENTRIES-NEXT: # %bb.7: # %entry
+; RV32I-PIC-7-ENTRIES-NEXT: li a2, 6
+; RV32I-PIC-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV32I-PIC-7-ENTRIES-NEXT: # %bb.8: # %bb6
+; RV32I-PIC-7-ENTRIES-NEXT: li a0, 200
+; RV32I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-PIC-7-ENTRIES-NEXT: .LBB1_9: # %bb1
+; RV32I-PIC-7-ENTRIES-NEXT: li a0, 4
+; RV32I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-PIC-7-ENTRIES-NEXT: .LBB1_10: # %bb4
+; RV32I-PIC-7-ENTRIES-NEXT: li a0, 1
+; RV32I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-PIC-7-ENTRIES-NEXT: .LBB1_11: # %bb2
+; RV32I-PIC-7-ENTRIES-NEXT: li a0, 3
+; RV32I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV32I-PIC-7-ENTRIES-NEXT: .LBB1_12: # %bb5
+; RV32I-PIC-7-ENTRIES-NEXT: li a0, 100
+; RV32I-PIC-7-ENTRIES-NEXT: .LBB1_13: # %exit
+; RV32I-PIC-7-ENTRIES-NEXT: sw a0, 0(a1)
+; RV32I-PIC-7-ENTRIES-NEXT: .LBB1_14: # %exit
+; RV32I-PIC-7-ENTRIES-NEXT: ret
+;
+; RV64I-SMALL-7-ENTRIES-LABEL: above_threshold:
+; RV64I-SMALL-7-ENTRIES: # %bb.0: # %entry
+; RV64I-SMALL-7-ENTRIES-NEXT: li a2, 3
+; RV64I-SMALL-7-ENTRIES-NEXT: blt a2, a0, .LBB1_5
+; RV64I-SMALL-7-ENTRIES-NEXT: # %bb.1: # %entry
+; RV64I-SMALL-7-ENTRIES-NEXT: li a2, 1
+; RV64I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_9
+; RV64I-SMALL-7-ENTRIES-NEXT: # %bb.2: # %entry
+; RV64I-SMALL-7-ENTRIES-NEXT: li a2, 2
+; RV64I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_11
+; RV64I-SMALL-7-ENTRIES-NEXT: # %bb.3: # %entry
+; RV64I-SMALL-7-ENTRIES-NEXT: li a2, 3
+; RV64I-SMALL-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV64I-SMALL-7-ENTRIES-NEXT: # %bb.4: # %bb3
+; RV64I-SMALL-7-ENTRIES-NEXT: li a0, 2
+; RV64I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-SMALL-7-ENTRIES-NEXT: .LBB1_5: # %entry
+; RV64I-SMALL-7-ENTRIES-NEXT: li a2, 4
+; RV64I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_10
+; RV64I-SMALL-7-ENTRIES-NEXT: # %bb.6: # %entry
+; RV64I-SMALL-7-ENTRIES-NEXT: li a2, 5
+; RV64I-SMALL-7-ENTRIES-NEXT: beq a0, a2, .LBB1_12
+; RV64I-SMALL-7-ENTRIES-NEXT: # %bb.7: # %entry
+; RV64I-SMALL-7-ENTRIES-NEXT: li a2, 6
+; RV64I-SMALL-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV64I-SMALL-7-ENTRIES-NEXT: # %bb.8: # %bb6
+; RV64I-SMALL-7-ENTRIES-NEXT: li a0, 200
+; RV64I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-SMALL-7-ENTRIES-NEXT: .LBB1_9: # %bb1
+; RV64I-SMALL-7-ENTRIES-NEXT: li a0, 4
+; RV64I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-SMALL-7-ENTRIES-NEXT: .LBB1_10: # %bb4
+; RV64I-SMALL-7-ENTRIES-NEXT: li a0, 1
+; RV64I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-SMALL-7-ENTRIES-NEXT: .LBB1_11: # %bb2
+; RV64I-SMALL-7-ENTRIES-NEXT: li a0, 3
+; RV64I-SMALL-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-SMALL-7-ENTRIES-NEXT: .LBB1_12: # %bb5
+; RV64I-SMALL-7-ENTRIES-NEXT: li a0, 100
+; RV64I-SMALL-7-ENTRIES-NEXT: .LBB1_13: # %exit
+; RV64I-SMALL-7-ENTRIES-NEXT: sw a0, 0(a1)
+; RV64I-SMALL-7-ENTRIES-NEXT: .LBB1_14: # %exit
+; RV64I-SMALL-7-ENTRIES-NEXT: ret
+;
+; RV64I-MEDIUM-7-ENTRIES-LABEL: above_threshold:
+; RV64I-MEDIUM-7-ENTRIES: # %bb.0: # %entry
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a2, 3
+; RV64I-MEDIUM-7-ENTRIES-NEXT: blt a2, a0, .LBB1_5
+; RV64I-MEDIUM-7-ENTRIES-NEXT: # %bb.1: # %entry
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a2, 1
+; RV64I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_9
+; RV64I-MEDIUM-7-ENTRIES-NEXT: # %bb.2: # %entry
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a2, 2
+; RV64I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_11
+; RV64I-MEDIUM-7-ENTRIES-NEXT: # %bb.3: # %entry
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a2, 3
+; RV64I-MEDIUM-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV64I-MEDIUM-7-ENTRIES-NEXT: # %bb.4: # %bb3
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a0, 2
+; RV64I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-MEDIUM-7-ENTRIES-NEXT: .LBB1_5: # %entry
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a2, 4
+; RV64I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_10
+; RV64I-MEDIUM-7-ENTRIES-NEXT: # %bb.6: # %entry
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a2, 5
+; RV64I-MEDIUM-7-ENTRIES-NEXT: beq a0, a2, .LBB1_12
+; RV64I-MEDIUM-7-ENTRIES-NEXT: # %bb.7: # %entry
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a2, 6
+; RV64I-MEDIUM-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV64I-MEDIUM-7-ENTRIES-NEXT: # %bb.8: # %bb6
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a0, 200
+; RV64I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-MEDIUM-7-ENTRIES-NEXT: .LBB1_9: # %bb1
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a0, 4
+; RV64I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-MEDIUM-7-ENTRIES-NEXT: .LBB1_10: # %bb4
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a0, 1
+; RV64I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-MEDIUM-7-ENTRIES-NEXT: .LBB1_11: # %bb2
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a0, 3
+; RV64I-MEDIUM-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-MEDIUM-7-ENTRIES-NEXT: .LBB1_12: # %bb5
+; RV64I-MEDIUM-7-ENTRIES-NEXT: li a0, 100
+; RV64I-MEDIUM-7-ENTRIES-NEXT: .LBB1_13: # %exit
+; RV64I-MEDIUM-7-ENTRIES-NEXT: sw a0, 0(a1)
+; RV64I-MEDIUM-7-ENTRIES-NEXT: .LBB1_14: # %exit
+; RV64I-MEDIUM-7-ENTRIES-NEXT: ret
+;
+; RV64I-PIC-7-ENTRIES-LABEL: above_threshold:
+; RV64I-PIC-7-ENTRIES: # %bb.0: # %entry
+; RV64I-PIC-7-ENTRIES-NEXT: li a2, 3
+; RV64I-PIC-7-ENTRIES-NEXT: blt a2, a0, .LBB1_5
+; RV64I-PIC-7-ENTRIES-NEXT: # %bb.1: # %entry
+; RV64I-PIC-7-ENTRIES-NEXT: li a2, 1
+; RV64I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_9
+; RV64I-PIC-7-ENTRIES-NEXT: # %bb.2: # %entry
+; RV64I-PIC-7-ENTRIES-NEXT: li a2, 2
+; RV64I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_11
+; RV64I-PIC-7-ENTRIES-NEXT: # %bb.3: # %entry
+; RV64I-PIC-7-ENTRIES-NEXT: li a2, 3
+; RV64I-PIC-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV64I-PIC-7-ENTRIES-NEXT: # %bb.4: # %bb3
+; RV64I-PIC-7-ENTRIES-NEXT: li a0, 2
+; RV64I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-PIC-7-ENTRIES-NEXT: .LBB1_5: # %entry
+; RV64I-PIC-7-ENTRIES-NEXT: li a2, 4
+; RV64I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_10
+; RV64I-PIC-7-ENTRIES-NEXT: # %bb.6: # %entry
+; RV64I-PIC-7-ENTRIES-NEXT: li a2, 5
+; RV64I-PIC-7-ENTRIES-NEXT: beq a0, a2, .LBB1_12
+; RV64I-PIC-7-ENTRIES-NEXT: # %bb.7: # %entry
+; RV64I-PIC-7-ENTRIES-NEXT: li a2, 6
+; RV64I-PIC-7-ENTRIES-NEXT: bne a0, a2, .LBB1_14
+; RV64I-PIC-7-ENTRIES-NEXT: # %bb.8: # %bb6
+; RV64I-PIC-7-ENTRIES-NEXT: li a0, 200
+; RV64I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-PIC-7-ENTRIES-NEXT: .LBB1_9: # %bb1
+; RV64I-PIC-7-ENTRIES-NEXT: li a0, 4
+; RV64I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-PIC-7-ENTRIES-NEXT: .LBB1_10: # %bb4
+; RV64I-PIC-7-ENTRIES-NEXT: li a0, 1
+; RV64I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-PIC-7-ENTRIES-NEXT: .LBB1_11: # %bb2
+; RV64I-PIC-7-ENTRIES-NEXT: li a0, 3
+; RV64I-PIC-7-ENTRIES-NEXT: j .LBB1_13
+; RV64I-PIC-7-ENTRIES-NEXT: .LBB1_12: # %bb5
+; RV64I-PIC-7-ENTRIES-NEXT: li a0, 100
+; RV64I-PIC-7-ENTRIES-NEXT: .LBB1_13: # %exit
+; RV64I-PIC-7-ENTRIES-NEXT: sw a0, 0(a1)
+; RV64I-PIC-7-ENTRIES-NEXT: .LBB1_14: # %exit
+; RV64I-PIC-7-ENTRIES-NEXT: ret
entry:
switch i32 %in, label %exit [
i32 1, label %bb1
More information about the llvm-branch-commits
mailing list