[PATCH] D143439: [RISCV] Add vendor-defined XTheadBb (basic bit-manipulation) extension
Philipp Tomsich via Phabricator via cfe-commits
cfe-commits at lists.llvm.org
Tue Feb 7 10:22:33 PST 2023
philipp.tomsich added inline comments.
================
Comment at: llvm/lib/Target/RISCV/RISCVISelLowering.cpp:318
+ if (Subtarget.is64Bit())
+ setOperationAction({ISD::CTLZ, ISD::CTLZ_ZERO_UNDEF}, MVT::i32, Custom);
+ }
----------------
craig.topper wrote:
> without these two lines to promote i32, I suppose we would get zext i32 to i64, ff1, addi? Is the sequence used for ctlzw better than that?
The sequences will have an identical critical-path (and require the same number of temporaries).
I read your comment as a recommendation to simplify the overall implementation (by removing the special case here and in the pattern-matching).
Repository:
rG LLVM Github Monorepo
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D143439/new/
https://reviews.llvm.org/D143439
More information about the cfe-commits
mailing list