[LLVMdev] Post Register-Allocation Instruction Scheduling and Instruction Encodings
Jafar J
pluck90 at hotmail.com
Tue Feb 26 09:01:30 PST 2013
Hello,
I have two questions I want to ask.
The first one, where is the post register allocation instruction scheduler function is called, and whether it could be called for both x86 and MIPS ?
The second question, is it possible to get the complete binary representation of some instruction (<= 32-bit binary encoding) for both x86 and MIPS in post register allocation instruction scheduler, and if yes how is that done ?
Thanks,
Jafar Jamal.
-------------- next part --------------
An HTML attachment was scrubbed...
URL: <http://lists.llvm.org/pipermail/llvm-dev/attachments/20130226/47b7a99b/attachment.html>
More information about the llvm-dev
mailing list