[llvm] [AArch64] Copy implicit def operands when creating LDP. (PR #164253)
via llvm-commits
llvm-commits at lists.llvm.org
Mon Oct 20 06:32:28 PDT 2025
llvmbot wrote:
<!--LLVM PR SUMMARY COMMENT-->
@llvm/pr-subscribers-backend-aarch64
Author: David Green (davemgreen)
<details>
<summary>Changes</summary>
Otherwise we might end up with undefined register uses. Copying implicit uses can cause problems where a register is both defined and used in the same LDP, so I have not tried to add them here.
Fixes #<!-- -->164230
---
Full diff: https://github.com/llvm/llvm-project/pull/164253.diff
2 Files Affected:
- (modified) llvm/lib/Target/AArch64/AArch64LoadStoreOptimizer.cpp (+11)
- (added) llvm/test/CodeGen/AArch64/ldst-implicitop.mir (+58)
``````````diff
diff --git a/llvm/lib/Target/AArch64/AArch64LoadStoreOptimizer.cpp b/llvm/lib/Target/AArch64/AArch64LoadStoreOptimizer.cpp
index e69fa32967a79..96998593514a8 100644
--- a/llvm/lib/Target/AArch64/AArch64LoadStoreOptimizer.cpp
+++ b/llvm/lib/Target/AArch64/AArch64LoadStoreOptimizer.cpp
@@ -1386,6 +1386,17 @@ AArch64LoadStoreOpt::mergePairedInsns(MachineBasicBlock::iterator I,
if (MOP.isReg() && MOP.isKill())
DefinedInBB.addReg(MOP.getReg());
+ // Copy over any implicit-def operands. This is like MI.copyImplicitOps, but
+ // only copies implicit defs.
+ auto CopyImplicitOps = [&](MachineBasicBlock::iterator MI) {
+ for (const MachineOperand &MO :
+ llvm::drop_begin(MI->operands(), MI->getDesc().getNumOperands()))
+ if (MO.isReg() && MO.isImplicit() && MO.isDef())
+ MIB.add(MO);
+ };
+ CopyImplicitOps(I);
+ CopyImplicitOps(Paired);
+
// Erase the old instructions.
I->eraseFromParent();
Paired->eraseFromParent();
diff --git a/llvm/test/CodeGen/AArch64/ldst-implicitop.mir b/llvm/test/CodeGen/AArch64/ldst-implicitop.mir
new file mode 100644
index 0000000000000..e29b0db0eb9de
--- /dev/null
+++ b/llvm/test/CodeGen/AArch64/ldst-implicitop.mir
@@ -0,0 +1,58 @@
+# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py UTC_ARGS: --version 6
+# RUN: llc -mtriple=aarch64-- -run-pass=aarch64-ldst-opt -verify-machineinstrs -o - %s | FileCheck %s
+# Check that we copy implicit operands.
+---
+name: impdef_op1
+tracksRegLiveness: true
+body: |
+ bb.0:
+ liveins: $lr
+ ; CHECK-LABEL: name: impdef_op1
+ ; CHECK: liveins: $lr
+ ; CHECK-NEXT: {{ $}}
+ ; CHECK-NEXT: renamable $q5, renamable $q20 = LDPQi renamable $lr, 3, implicit-def $q4_q5 :: (load (s128))
+ ; CHECK-NEXT: $q0 = ORRv16i8 $q4, killed $q4
+ ; CHECK-NEXT: $q1 = ORRv16i8 $q5, killed $q5
+ ; CHECK-NEXT: RET_ReallyLR
+ renamable $q5 = LDRQui renamable $lr, 3, implicit-def $q4_q5 :: (load (s128))
+ renamable $q20 = LDRQui renamable $lr, 4 :: (load (s128))
+ $q0 = ORRv16i8 $q4, killed $q4
+ $q1 = ORRv16i8 $q5, killed $q5
+ RET_ReallyLR
+...
+---
+name: impdef_op2
+body: |
+ bb.0:
+ liveins: $lr
+ ; CHECK-LABEL: name: impdef_op2
+ ; CHECK: liveins: $lr
+ ; CHECK-NEXT: {{ $}}
+ ; CHECK-NEXT: renamable $q20, renamable $q5 = LDPQi renamable $lr, 3, implicit-def $q4_q5 :: (load (s128))
+ ; CHECK-NEXT: $q0 = ORRv16i8 $q4, killed $q4
+ ; CHECK-NEXT: $q1 = ORRv16i8 $q5, killed $q5
+ ; CHECK-NEXT: RET_ReallyLR
+ renamable $q20 = LDRQui renamable $lr, 3 :: (load (s128))
+ renamable $q5 = LDRQui renamable $lr, 4, implicit-def $q4_q5 :: (load (s128))
+ $q0 = ORRv16i8 $q4, killed $q4
+ $q1 = ORRv16i8 $q5, killed $q5
+ RET_ReallyLR
+...
+---
+name: impdef_both
+body: |
+ bb.0:
+ liveins: $lr
+ ; CHECK-LABEL: name: impdef_both
+ ; CHECK: liveins: $lr
+ ; CHECK-NEXT: {{ $}}
+ ; CHECK-NEXT: renamable $q5, renamable $q20 = LDPQi renamable $lr, 3, implicit-def $q4_q5, implicit-def $q20_q21 :: (load (s128))
+ ; CHECK-NEXT: $q0 = ORRv16i8 $q4, killed $q4
+ ; CHECK-NEXT: $q1 = ORRv16i8 $q5, killed $q5
+ ; CHECK-NEXT: RET_ReallyLR
+ renamable $q5 = LDRQui renamable $lr, 3, implicit-def $q4_q5 :: (load (s128))
+ renamable $q20 = LDRQui renamable $lr, 4, implicit-def $q20_q21 :: (load (s128))
+ $q0 = ORRv16i8 $q4, killed $q4
+ $q1 = ORRv16i8 $q5, killed $q5
+ RET_ReallyLR
+...
``````````
</details>
https://github.com/llvm/llvm-project/pull/164253
More information about the llvm-commits
mailing list