[llvm] [X86][BreakFalseDeps] Using reverse order for undef register selection (PR #137569)
Matt Arsenault via llvm-commits
llvm-commits at lists.llvm.org
Fri May 2 07:15:28 PDT 2025
================
@@ -142,7 +144,12 @@ void RegisterClassInfo::compute(const TargetRegisterClass *RC) const {
// FIXME: Once targets reserve registers instead of removing them from the
// allocation order, we can simply use begin/end here.
- ArrayRef<MCPhysReg> RawOrder = RC->getRawAllocationOrder(*MF);
+ ArrayRef<MCPhysReg> RawOrder = RC->getRawAllocationOrder(*MF, Reverse);
+ std::vector<MCPhysReg> ReverseOrder;
+ if (Reverse) {
+ llvm::append_range(ReverseOrder, reverse(RawOrder));
+ RawOrder = ArrayRef<MCPhysReg>(ReverseOrder);
+ }
----------------
arsenm wrote:
s/faster/feature/
Then change the selection mechanism for the table generated order
https://github.com/llvm/llvm-project/pull/137569
More information about the llvm-commits
mailing list