[llvm] 32903b0 - [MCP] fix PowerPC redundant copy instructions removal fail test cases, NFC
via llvm-commits
llvm-commits at lists.llvm.org
Wed Nov 22 09:55:09 PST 2023
Author: LWenH
Date: 2023-11-23T01:54:53+08:00
New Revision: 32903b0b6dbbb1ca90a39df18a9816fa20bdb214
URL: https://github.com/llvm/llvm-project/commit/32903b0b6dbbb1ca90a39df18a9816fa20bdb214
DIFF: https://github.com/llvm/llvm-project/commit/32903b0b6dbbb1ca90a39df18a9816fa20bdb214.diff
LOG: [MCP] fix PowerPC redundant copy instructions removal fail test cases, NFC
Added:
Modified:
llvm/test/CodeGen/PowerPC/mma-acc-spill.ll
llvm/test/CodeGen/PowerPC/mma-outer-product.ll
Removed:
################################################################################
diff --git a/llvm/test/CodeGen/PowerPC/mma-acc-spill.ll b/llvm/test/CodeGen/PowerPC/mma-acc-spill.ll
index 8d03594fe1bfd2a..565b04800860855 100644
--- a/llvm/test/CodeGen/PowerPC/mma-acc-spill.ll
+++ b/llvm/test/CodeGen/PowerPC/mma-acc-spill.ll
@@ -37,7 +37,7 @@ define void @intrinsics1(<16 x i8> %vc1, <16 x i8> %vc2, <16 x i8> %vc3, <16 x i
; CHECK-NEXT: std r30, 160(r1) # 8-byte Folded Spill
; CHECK-NEXT: ld r30, 272(r1)
; CHECK-NEXT: xxmtacc acc0
-; CHECK-NEXT: xvf16ger2pp acc0, v2, v4
+; CHECK-NEXT: xvf16ger2pp acc0, v28, v30
; CHECK-NEXT: xxmfacc acc0
; CHECK-NEXT: stxvp vsp0, 64(r1)
; CHECK-NEXT: stxvp vsp2, 32(r1)
@@ -88,7 +88,7 @@ define void @intrinsics1(<16 x i8> %vc1, <16 x i8> %vc2, <16 x i8> %vc3, <16 x i
; CHECK-BE-NEXT: std r30, 240(r1) # 8-byte Folded Spill
; CHECK-BE-NEXT: ld r30, 368(r1)
; CHECK-BE-NEXT: xxmtacc acc0
-; CHECK-BE-NEXT: xvf16ger2pp acc0, v2, v4
+; CHECK-BE-NEXT: xvf16ger2pp acc0, v28, v30
; CHECK-BE-NEXT: xxmfacc acc0
; CHECK-BE-NEXT: stxvp vsp0, 112(r1)
; CHECK-BE-NEXT: stxvp vsp2, 144(r1)
diff --git a/llvm/test/CodeGen/PowerPC/mma-outer-product.ll b/llvm/test/CodeGen/PowerPC/mma-outer-product.ll
index 33a8260c7bf5287..6515767e0ef63b7 100644
--- a/llvm/test/CodeGen/PowerPC/mma-outer-product.ll
+++ b/llvm/test/CodeGen/PowerPC/mma-outer-product.ll
@@ -14,17 +14,17 @@ define void @intrinsics1(<16 x i8> %vc1, <16 x i8> %vc2, <16 x i8> %vc3, <16 x i
; CHECK-NEXT: vmr v1, v4
; CHECK-NEXT: vmr v4, v3
; CHECK-NEXT: vmr v0, v2
-; CHECK-NEXT: xxlor vs3, v5, v5
+; CHECK-NEXT: vmr v3, v0
; CHECK-NEXT: ld r3, 96(r1)
+; CHECK-NEXT: xxlor vs3, v5, v5
+; CHECK-NEXT: vmr v2, v5
; CHECK-NEXT: xxlor vs0, v0, v0
; CHECK-NEXT: xxlor vs1, v1, v1
; CHECK-NEXT: xxlor vs2, v4, v4
; CHECK-NEXT: xxmtacc acc0
-; CHECK-NEXT: xvi4ger8pp acc0, v2, v3
-; CHECK-NEXT: xvf16ger2pp acc0, v2, v1
-; CHECK-NEXT: pmxvf32gerpn acc0, v3, v5, 0, 0
-; CHECK-NEXT: vmr v3, v2
-; CHECK-NEXT: vmr v2, v5
+; CHECK-NEXT: xvi4ger8pp acc0, v0, v4
+; CHECK-NEXT: xvf16ger2pp acc0, v0, v1
+; CHECK-NEXT: pmxvf32gerpn acc0, v4, v5, 0, 0
; CHECK-NEXT: pmxvf64gernp acc0, vsp34, v0, 0, 0
; CHECK-NEXT: xxmfacc acc0
; CHECK-NEXT: stxv vs0, 48(r3)
@@ -38,17 +38,17 @@ define void @intrinsics1(<16 x i8> %vc1, <16 x i8> %vc2, <16 x i8> %vc3, <16 x i
; CHECK-BE-NEXT: vmr v1, v4
; CHECK-BE-NEXT: vmr v4, v3
; CHECK-BE-NEXT: vmr v0, v2
-; CHECK-BE-NEXT: xxlor vs3, v5, v5
+; CHECK-BE-NEXT: vmr v3, v0
; CHECK-BE-NEXT: ld r3, 112(r1)
+; CHECK-BE-NEXT: xxlor vs3, v5, v5
+; CHECK-BE-NEXT: vmr v2, v5
; CHECK-BE-NEXT: xxlor vs0, v0, v0
; CHECK-BE-NEXT: xxlor vs1, v1, v1
; CHECK-BE-NEXT: xxlor vs2, v4, v4
; CHECK-BE-NEXT: xxmtacc acc0
-; CHECK-BE-NEXT: xvi4ger8pp acc0, v2, v3
-; CHECK-BE-NEXT: xvf16ger2pp acc0, v2, v1
-; CHECK-BE-NEXT: pmxvf32gerpn acc0, v3, v5, 0, 0
-; CHECK-BE-NEXT: vmr v3, v2
-; CHECK-BE-NEXT: vmr v2, v5
+; CHECK-BE-NEXT: xvi4ger8pp acc0, v0, v4
+; CHECK-BE-NEXT: xvf16ger2pp acc0, v0, v1
+; CHECK-BE-NEXT: pmxvf32gerpn acc0, v4, v5, 0, 0
; CHECK-BE-NEXT: pmxvf64gernp acc0, vsp34, v0, 0, 0
; CHECK-BE-NEXT: xxmfacc acc0
; CHECK-BE-NEXT: stxv vs1, 16(r3)
More information about the llvm-commits
mailing list