[PATCH] D154808: [RISCV] Add tests for (and (add x, c1), (lshr y, c2))
Lu Weining via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Mon Jul 24 01:52:47 PDT 2023
This revision was landed with ongoing or failed builds.
This revision was automatically updated to reflect the committed changes.
Closed by commit rGcea980f380e1: [RISCV] Add tests for (and (add x, c1), (lshr y, c2)) (authored by hev, committed by SixWeining).
Repository:
rG LLVM Github Monorepo
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D154808/new/
https://reviews.llvm.org/D154808
Files:
llvm/test/CodeGen/RISCV/and-add-lsr.ll
Index: llvm/test/CodeGen/RISCV/and-add-lsr.ll
===================================================================
--- /dev/null
+++ llvm/test/CodeGen/RISCV/and-add-lsr.ll
@@ -0,0 +1,29 @@
+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
+; RUN: llc -mtriple=riscv32 -verify-machineinstrs < %s \
+; RUN: | FileCheck %s -check-prefix=RV32I
+; RUN: llc -mtriple=riscv64 -verify-machineinstrs < %s \
+; RUN: | FileCheck %s -check-prefix=RV64I
+
+define i32 @and_add_lsr(i32 %x, i32 %y) {
+; RV32I-LABEL: and_add_lsr:
+; RV32I: # %bb.0:
+; RV32I-NEXT: lui a2, 1
+; RV32I-NEXT: addi a2, a2, -1
+; RV32I-NEXT: add a0, a0, a2
+; RV32I-NEXT: srli a1, a1, 20
+; RV32I-NEXT: and a0, a1, a0
+; RV32I-NEXT: ret
+;
+; RV64I-LABEL: and_add_lsr:
+; RV64I: # %bb.0:
+; RV64I-NEXT: lui a2, 1
+; RV64I-NEXT: addiw a2, a2, -1
+; RV64I-NEXT: addw a0, a0, a2
+; RV64I-NEXT: srliw a1, a1, 20
+; RV64I-NEXT: and a0, a1, a0
+; RV64I-NEXT: ret
+ %1 = add i32 %x, 4095
+ %2 = lshr i32 %y, 20
+ %r = and i32 %2, %1
+ ret i32 %r
+}
-------------- next part --------------
A non-text attachment was scrubbed...
Name: D154808.543418.patch
Type: text/x-patch
Size: 1089 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20230724/4e42b6bf/attachment.bin>
More information about the llvm-commits
mailing list