[llvm] 4461ffd - [RISCV] Slightly simplify how the X*_PD registers for Zdinx are declared. NFC

Craig Topper via llvm-commits llvm-commits at lists.llvm.org
Wed Feb 1 15:39:34 PST 2023


Author: Craig Topper
Date: 2023-02-01T15:38:26-08:00
New Revision: 4461ffdf295853f985d2dad832309346c82c18e1

URL: https://github.com/llvm/llvm-project/commit/4461ffdf295853f985d2dad832309346c82c18e1
DIFF: https://github.com/llvm/llvm-project/commit/4461ffdf295853f985d2dad832309346c82c18e1.diff

LOG: [RISCV] Slightly simplify how the X*_PD registers for Zdinx are declared. NFC

Instead of manually listing 16 different even numbers, use a range
and then multiply.

Added: 
    

Modified: 
    llvm/lib/Target/RISCV/RISCVRegisterInfo.td

Removed: 
    


################################################################################
diff  --git a/llvm/lib/Target/RISCV/RISCVRegisterInfo.td b/llvm/lib/Target/RISCV/RISCVRegisterInfo.td
index f8e0c94b5caa..adedfe53c5a6 100644
--- a/llvm/lib/Target/RISCV/RISCVRegisterInfo.td
+++ b/llvm/lib/Target/RISCV/RISCVRegisterInfo.td
@@ -539,13 +539,13 @@ def GPRF64  : RegisterClass<"RISCV", [f64], 64, (add GPR)>;
 } // RegInfos = XLenRI
 
 let RegAltNameIndices = [ABIRegAltName] in {
-  foreach Index = [0, 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22,
-                   24, 26, 28, 30] in {
+  foreach I = 0-15 in {
+    defvar Index = !shl(I, 1);
     defvar Reg = !cast<Register>("X"#Index);
+    defvar RegP1 = !cast<Register>("X"#!add(Index,1));
     def X#Index#_PD : RISCVRegWithSubRegs<Index, Reg.AsmName,
-                                          [!cast<Register>("X"#Index),
-                                           !cast<Register>("X"#!add(Index, 1))],
-                                           Reg.AltNames> {
+                                          [Reg, RegP1],
+                                          Reg.AltNames> {
       let SubRegIndices = [sub_32, sub_32_hi];
     }
   }


        


More information about the llvm-commits mailing list