[llvm] 95440c3 - [AArch64] Regenerate optimize-imm.ll test checks

Simon Pilgrim via llvm-commits llvm-commits at lists.llvm.org
Fri Jul 15 05:58:34 PDT 2022


Author: Simon Pilgrim
Date: 2022-07-15T13:54:17+01:00
New Revision: 95440c39a016578a68f1d5f154ba1baa661b219c

URL: https://github.com/llvm/llvm-project/commit/95440c39a016578a68f1d5f154ba1baa661b219c
DIFF: https://github.com/llvm/llvm-project/commit/95440c39a016578a68f1d5f154ba1baa661b219c.diff

LOG: [AArch64] Regenerate optimize-imm.ll test checks

Added: 
    

Modified: 
    llvm/test/CodeGen/AArch64/optimize-imm.ll

Removed: 
    


################################################################################
diff  --git a/llvm/test/CodeGen/AArch64/optimize-imm.ll b/llvm/test/CodeGen/AArch64/optimize-imm.ll
index 711bad7d82b5..4d007e417dca 100644
--- a/llvm/test/CodeGen/AArch64/optimize-imm.ll
+++ b/llvm/test/CodeGen/AArch64/optimize-imm.ll
@@ -1,9 +1,12 @@
+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
 ; RUN: llc -o - %s -mtriple=aarch64-- | FileCheck %s
 
-; CHECK-LABEL: and1:
-; CHECK: and {{w[0-9]+}}, w0, #0xfffffffd
-
 define void @and1(i32 %a, i8* nocapture %p) {
+; CHECK-LABEL: and1:
+; CHECK:       // %bb.0: // %entry
+; CHECK-NEXT:    and w8, w0, #0xfffffffd
+; CHECK-NEXT:    strb w8, [x1]
+; CHECK-NEXT:    ret
 entry:
   %and = and i32 %a, 253
   %conv = trunc i32 %and to i8
@@ -12,11 +15,12 @@ entry:
 }
 
 ; (a & 0x3dfd) | 0xffffc000
-;
-; CHECK-LABEL: and2:
-; CHECK: and {{w[0-9]+}}, w0, #0xfdfdfdfd
-
 define i32 @and2(i32 %a) {
+; CHECK-LABEL: and2:
+; CHECK:       // %bb.0: // %entry
+; CHECK-NEXT:    and w8, w0, #0xfdfdfdfd
+; CHECK-NEXT:    orr w0, w8, #0xffffc000
+; CHECK-NEXT:    ret
 entry:
   %and = and i32 %a, 15869
   %or = or i32 %and, -16384
@@ -24,11 +28,12 @@ entry:
 }
 
 ; (a & 0x19) | 0xffffffc0
-;
-; CHECK-LABEL: and3:
-; CHECK: and {{w[0-9]+}}, w0, #0x99999999
-
 define i32 @and3(i32 %a) {
+; CHECK-LABEL: and3:
+; CHECK:       // %bb.0: // %entry
+; CHECK-NEXT:    and w8, w0, #0x99999999
+; CHECK-NEXT:    orr w0, w8, #0xffffffc0
+; CHECK-NEXT:    ret
 entry:
   %and = and i32 %a, 25
   %or = or i32 %and, -64
@@ -36,11 +41,14 @@ entry:
 }
 
 ; (a & 0xc5600) | 0xfff1f1ff
-;
-; CHECK-LABEL: and4:
-; CHECK: and {{w[0-9]+}}, w0, #0xfffc07ff
-
 define i32 @and4(i32 %a) {
+; CHECK-LABEL: and4:
+; CHECK:       // %bb.0: // %entry
+; CHECK-NEXT:    mov w8, #61951
+; CHECK-NEXT:    and w9, w0, #0xfffc07ff
+; CHECK-NEXT:    movk w8, #65521, lsl #16
+; CHECK-NEXT:    orr w0, w9, w8
+; CHECK-NEXT:    ret
 entry:
   %and = and i32 %a, 787968
   %or = or i32 %and, -921089
@@ -50,12 +58,12 @@ entry:
 ; Make sure we don't shrink or optimize an XOR's immediate operand if the
 ; immediate is -1. Instruction selection turns (and ((xor $mask, -1), $v0)) into
 ; a BIC.
-
-; CHECK-LABEL: xor1:
-; CHECK: mov [[R0:w[0-9]+]], #56
-; CHECK: bic {{w[0-9]+}}, [[R0]], w0, lsl #3
-
 define i32 @xor1(i32 %a) {
+; CHECK-LABEL: xor1:
+; CHECK:       // %bb.0: // %entry
+; CHECK-NEXT:    mov w8, #56
+; CHECK-NEXT:    bic w0, w8, w0, lsl #3
+; CHECK-NEXT:    ret
 entry:
   %shl = shl i32 %a, 3
   %xor = and i32 %shl, 56
@@ -65,12 +73,17 @@ entry:
 
 ; Check that, when (and %t1, 129) is transformed to (and %t0, 0),
 ; (xor %arg, 129) doesn't get transformed to (xor %arg, 0).
-;
-; CHECK-LABEL: PR33100:
-; CHECK: mov w[[R0:[0-9]+]], #129
-; CHECK: eor {{x[0-9]+}}, {{x[0-9]+}}, x[[R0]]
-
 define i64 @PR33100(i64 %arg) {
+; CHECK-LABEL: PR33100:
+; CHECK:       // %bb.0: // %entry
+; CHECK-NEXT:    sub sp, sp, #16
+; CHECK-NEXT:    .cfi_def_cfa_offset 16
+; CHECK-NEXT:    mov w8, #129
+; CHECK-NEXT:    eor x0, x0, x8
+; CHECK-NEXT:    mov w8, #8
+; CHECK-NEXT:    str x8, [sp, #8]
+; CHECK-NEXT:    add sp, sp, #16
+; CHECK-NEXT:    ret
 entry:
   %alloca0 = alloca i64
   store i64 8, i64* %alloca0, align 4


        


More information about the llvm-commits mailing list