[llvm] 27f970a - [Hexagon] Regenerate build-vector-v4i8-zext.ll to show full codegen
Simon Pilgrim via llvm-commits
llvm-commits at lists.llvm.org
Wed Jun 8 04:06:59 PDT 2022
Author: Simon Pilgrim
Date: 2022-06-08T11:50:49+01:00
New Revision: 27f970aac8218b022f8b9282dcd47adb2c66cbb4
URL: https://github.com/llvm/llvm-project/commit/27f970aac8218b022f8b9282dcd47adb2c66cbb4
DIFF: https://github.com/llvm/llvm-project/commit/27f970aac8218b022f8b9282dcd47adb2c66cbb4.diff
LOG: [Hexagon] Regenerate build-vector-v4i8-zext.ll to show full codegen
Added:
Modified:
llvm/test/CodeGen/Hexagon/build-vector-v4i8-zext.ll
Removed:
################################################################################
diff --git a/llvm/test/CodeGen/Hexagon/build-vector-v4i8-zext.ll b/llvm/test/CodeGen/Hexagon/build-vector-v4i8-zext.ll
index b39426a723d1..73bf0169feda 100644
--- a/llvm/test/CodeGen/Hexagon/build-vector-v4i8-zext.ll
+++ b/llvm/test/CodeGen/Hexagon/build-vector-v4i8-zext.ll
@@ -1,10 +1,24 @@
+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -march=hexagon < %s | FileCheck %s
; Check that we generate zero-extends, instead of just shifting and oring
; registers (which can contain sign-extended negative values).
-; CHECK: and(r{{[0-9]+}},#255)
define i32 @fred(i8 %a0, i8 %a1, i8 %a2, i8 %a3) #0 {
+; CHECK-LABEL: fred:
+; CHECK: // %bb.0: // %b4
+; CHECK-NEXT: {
+; CHECK-NEXT: r1 = and(r1,#255)
+; CHECK-NEXT: r3 = and(r3,#255)
+; CHECK-NEXT: }
+; CHECK-NEXT: {
+; CHECK-NEXT: r0 = insert(r1,#24,#8)
+; CHECK-NEXT: r2 = insert(r3,#24,#8)
+; CHECK-NEXT: }
+; CHECK-NEXT: {
+; CHECK-NEXT: r0 = combine(r2.l,r0.l)
+; CHECK-NEXT: jumpr r31
+; CHECK-NEXT: }
b4:
%v5 = insertelement <4 x i8> undef, i8 %a0, i32 0
%v6 = insertelement <4 x i8> %v5, i8 %a1, i32 1
More information about the llvm-commits
mailing list