[llvm] 573531f - Fix typo of colon to semicolon in lit tests
Qiu Chaofan via llvm-commits
llvm-commits at lists.llvm.org
Fri Oct 8 19:03:57 PDT 2021
Author: Qiu Chaofan
Date: 2021-10-09T10:03:50+08:00
New Revision: 573531fb1f529b1413b789fa9eee11c7b41ac83d
URL: https://github.com/llvm/llvm-project/commit/573531fb1f529b1413b789fa9eee11c7b41ac83d
DIFF: https://github.com/llvm/llvm-project/commit/573531fb1f529b1413b789fa9eee11c7b41ac83d.diff
LOG: Fix typo of colon to semicolon in lit tests
Added:
Modified:
lldb/test/Shell/ScriptInterpreter/Python/command_relative_import.test
llvm/test/Bitcode/attributes.ll
llvm/test/CodeGen/AArch64/cmp-to-cmn.ll
llvm/test/CodeGen/AMDGPU/multi-divergent-exit-region.ll
llvm/test/CodeGen/ARM/no-fpscr-liveness.ll
llvm/test/CodeGen/PowerPC/aix32-cc-abi-vaarg.ll
llvm/test/CodeGen/PowerPC/vec_sldwi.ll
llvm/test/CodeGen/X86/elf-associated-discarded.ll
llvm/test/ExecutionEngine/OrcLazy/printargv.ll
llvm/test/Linker/scalable-vector-type-construction.ll
llvm/test/MC/AMDGPU/vop3-convert.s
llvm/test/MC/Mips/macro-aliases.s
llvm/test/MC/Mips/macro-drem.s
llvm/test/Transforms/InstCombine/bitcast-store.ll
llvm/test/tools/llvm-reduce/remove-function-arguments-of-funcs-used-in-blockaddress.ll
polly/test/ScopInfo/scop-affine-parameter-ordering.ll
Removed:
################################################################################
diff --git a/lldb/test/Shell/ScriptInterpreter/Python/command_relative_import.test b/lldb/test/Shell/ScriptInterpreter/Python/command_relative_import.test
index aa2cbcafc928..4b378cc92197 100644
--- a/lldb/test/Shell/ScriptInterpreter/Python/command_relative_import.test
+++ b/lldb/test/Shell/ScriptInterpreter/Python/command_relative_import.test
@@ -8,9 +8,9 @@
# RUN: -o 'command source %t/foo/magritte.in' \
# RUN: -o 'command source %t/foo/zip.in' \
# RUN: -o 'command source %t/foo/magritte.in' \
-# RUN; -o 'zip' \
+# RUN: -o 'zip' \
# RUN: -o 'hello'
-# RUN -o 'magritte' 2>&1 | FileCheck %s
+# RUN: -o 'magritte' 2>&1 | FileCheck %s
# The first time importing 'magritte' fails because we didn't pass -c.
# CHECK: ModuleNotFoundError: No module named 'magritte'
diff --git a/llvm/test/Bitcode/attributes.ll b/llvm/test/Bitcode/attributes.ll
index 4ec827fe63e0..611871c6064b 100644
--- a/llvm/test/Bitcode/attributes.ll
+++ b/llvm/test/Bitcode/attributes.ll
@@ -404,7 +404,7 @@ define void @f68() mustprogress
ret void
}
-; CHECK; define void @f69() #42
+; CHECK: define void @f69() #42
define void @f69() nocallback
{
ret void
diff --git a/llvm/test/CodeGen/AArch64/cmp-to-cmn.ll b/llvm/test/CodeGen/AArch64/cmp-to-cmn.ll
index 6275da67fbfc..6da98142573f 100644
--- a/llvm/test/CodeGen/AArch64/cmp-to-cmn.ll
+++ b/llvm/test/CodeGen/AArch64/cmp-to-cmn.ll
@@ -125,7 +125,7 @@ define i1 @test_EQ_IssEbT(i16 %a, i16 %b) {
; CHECK: sxth w8, w1
; CHECK-NEXT: cmn w8, w0, sxth
; CHECK-NEXT: cset w0, eq
-; CHECK-NEXT; ret
+; CHECK-NEXT: ret
entry:
%conv = sext i16 %a to i32
%conv1 = sext i16 %b to i32
@@ -139,7 +139,7 @@ define i1 @test_EQ_IscEbT(i16 %a, i8 %b) {
; CHECK: and w8, w1, #0xff
; CHECK-NEXT: cmn w8, w0, sxth
; CHECK-NEXT: cset w0, eq
-; CHECK-NEXT; ret
+; CHECK-NEXT: ret
entry:
%conv = sext i16 %a to i32
%conv1 = zext i8 %b to i32
diff --git a/llvm/test/CodeGen/AMDGPU/multi-divergent-exit-region.ll b/llvm/test/CodeGen/AMDGPU/multi-divergent-exit-region.ll
index 12b9287a6bc9..8ae1dd5acec2 100644
--- a/llvm/test/CodeGen/AMDGPU/multi-divergent-exit-region.ll
+++ b/llvm/test/CodeGen/AMDGPU/multi-divergent-exit-region.ll
@@ -97,7 +97,7 @@
; GCN: ; %Flow5
; GCN-NEXT: s_or_b64 exec, exec,
-; GCN-NEXT; s_and_saveexec_b64 {{s\[[0-9]+:[0-9]+\]}}, [[EXIT0]]
+; GCN-NEXT: s_and_saveexec_b64 {{s\[[0-9]+:[0-9]+\]}}, [[EXIT0]]
; GCN: ; %exit0
; GCN: buffer_store_dword
diff --git a/llvm/test/CodeGen/ARM/no-fpscr-liveness.ll b/llvm/test/CodeGen/ARM/no-fpscr-liveness.ll
index 4fdb961e8e54..53de6c952fa0 100644
--- a/llvm/test/CodeGen/ARM/no-fpscr-liveness.ll
+++ b/llvm/test/CodeGen/ARM/no-fpscr-liveness.ll
@@ -14,7 +14,7 @@ target triple = "thumbv7s-apple-ios"
; VMRS instruction comes before any other instruction writing FPSCR:
; CHECK-NOT: vcmp
; CHECK: vmrs {{r[0-9]}}, fpscr
-; CHECK; vcmp
+; CHECK: vcmp
; ...
; CHECK: add sp, #8
; CHECK: bx lr
diff --git a/llvm/test/CodeGen/PowerPC/aix32-cc-abi-vaarg.ll b/llvm/test/CodeGen/PowerPC/aix32-cc-abi-vaarg.ll
index 909eadc35ef7..ce9557ae10ed 100644
--- a/llvm/test/CodeGen/PowerPC/aix32-cc-abi-vaarg.ll
+++ b/llvm/test/CodeGen/PowerPC/aix32-cc-abi-vaarg.ll
@@ -42,7 +42,7 @@
declare void @llvm.lifetime.end.p0i8(i64 immarg, i8* nocapture)
; 32BIT-LABEL: name: int_va_arg
-; 32BIT-LABEL; liveins:
+; 32BIT-LABEL: liveins:
; 32BIT-DAG: - { reg: '$r3', virtual-reg: '' }
; 32BIT-DAG: - { reg: '$r4', virtual-reg: '' }
; 32BIT-DAG: - { reg: '$r5', virtual-reg: '' }
diff --git a/llvm/test/CodeGen/PowerPC/vec_sldwi.ll b/llvm/test/CodeGen/PowerPC/vec_sldwi.ll
index 01537d1f5927..a2b269442e51 100644
--- a/llvm/test/CodeGen/PowerPC/vec_sldwi.ll
+++ b/llvm/test/CodeGen/PowerPC/vec_sldwi.ll
@@ -105,7 +105,7 @@ entry:
%0 = shufflevector <4 x i32> %VA, <4 x i32> %VB, <4 x i32> <i32 4, i32 5, i32 6, i32 7>
ret <4 x i32> %0
; CHECK-LE-LABEL: @check_le_swap_vec_sldwi_va_vb_0
-; CHECK-LE; vmr 2, 3
+; CHECK-LE: vmr 2, 3
; CHECK-LE: blr
}
@@ -211,7 +211,7 @@ entry:
%0 = shufflevector <4 x i32> %VA, <4 x i32> %VB, <4 x i32> <i32 4, i32 5, i32 6, i32 7>
ret <4 x i32> %0
; CHECK-BE-LABEL: @check_be_swap_vec_sldwi_va_vb_0
-; CHECK-LE; vmr 2, 3
+; CHECK-LE: vmr 2, 3
; CHECK-BE: blr
}
diff --git a/llvm/test/CodeGen/X86/elf-associated-discarded.ll b/llvm/test/CodeGen/X86/elf-associated-discarded.ll
index 5a4fad4ebb7d..ad4ca408fdf7 100644
--- a/llvm/test/CodeGen/X86/elf-associated-discarded.ll
+++ b/llvm/test/CodeGen/X86/elf-associated-discarded.ll
@@ -10,7 +10,7 @@
; CHECK: .section .data.b,"awo", at progbits,foo
;; No 'L' (SHF_LINK_ORDER). sh_link=0.
-; SEC; Name {{.*}} Flg Lk Inf
+; SEC: Name {{.*}} Flg Lk Inf
; SEC: .data.a {{.*}} WAL 0 0
; SEC: .data.b {{.*}} WAL 0 0
diff --git a/llvm/test/ExecutionEngine/OrcLazy/printargv.ll b/llvm/test/ExecutionEngine/OrcLazy/printargv.ll
index b5153a4a2cd6..6d90dc3df046 100644
--- a/llvm/test/ExecutionEngine/OrcLazy/printargv.ll
+++ b/llvm/test/ExecutionEngine/OrcLazy/printargv.ll
@@ -2,7 +2,7 @@
; CHECK: argc = 4
; CHECK-NEXT: argv = ["{{.*}}printargv.ll", "a", "b", "c"]
-; CHECK-NEXT; argv[4] = null
+; CHECK-NEXT: argv[4] = null
@.str = private unnamed_addr constant [11 x i8] c"argc = %i\0A\00", align 1
@.str.1 = private unnamed_addr constant [9 x i8] c"argv = [\00", align 1
diff --git a/llvm/test/Linker/scalable-vector-type-construction.ll b/llvm/test/Linker/scalable-vector-type-construction.ll
index ae95af510dbb..6810652054b2 100644
--- a/llvm/test/Linker/scalable-vector-type-construction.ll
+++ b/llvm/test/Linker/scalable-vector-type-construction.ll
@@ -1,7 +1,7 @@
; RUN: llvm-link %p/Inputs/fixed-vector-type-construction.ll %s -S -o - | FileCheck %s
%t = type {i32, float}
; CHECK: define void @foo(<4 x
-; CHECK; define void @bar(<vscale x 4 x
+; CHECK: define void @bar(<vscale x 4 x
define void @bar(<vscale x 4 x %t*> %x) {
ret void
}
diff --git a/llvm/test/MC/AMDGPU/vop3-convert.s b/llvm/test/MC/AMDGPU/vop3-convert.s
index 6c0f18f0ccf0..30a4404483fd 100644
--- a/llvm/test/MC/AMDGPU/vop3-convert.s
+++ b/llvm/test/MC/AMDGPU/vop3-convert.s
@@ -49,7 +49,7 @@ v_ffbh_i32_e32 v1, v2
v_frexp_exp_i32_f64 v1, v[2:3]
// SICI: v_frexp_mant_f64_e32 v[1:2], v[2:3] ; encoding: [0x02,0x7b,0x02,0x7e]
-// VI; v_frexp_mant_f64_e32 v[1:2], v[2:3] ; encoding: [0x02,0x63,0x02,0x7e]
+// VI: v_frexp_mant_f64_e32 v[1:2], v[2:3] ; encoding: [0x02,0x63,0x02,0x7e]
v_frexp_mant_f64 v[1:2], v[2:3]
// SICI: v_fract_f64_e32 v[1:2], v[2:3] ; encoding: [0x02,0x7d,0x02,0x7e]
diff --git a/llvm/test/MC/Mips/macro-aliases.s b/llvm/test/MC/Mips/macro-aliases.s
index daa1d8b2437c..85677ee4631f 100644
--- a/llvm/test/MC/Mips/macro-aliases.s
+++ b/llvm/test/MC/Mips/macro-aliases.s
@@ -4,32 +4,32 @@
# rendering the operand.
subu $4, $4, 4 # CHECK: ADDiu
- # CHECK; Imm:-4
+ # CHECK: Imm:-4
subu $gp, $gp, 4 # CHECK: ADDiu
- # CHECK; Imm:-4
+ # CHECK: Imm:-4
subu $sp, $sp, 4 # CHECK: ADDiu
- # CHECK; Imm:-4
+ # CHECK: Imm:-4
subu $4, $4, -4 # CHECK: ADDiu
- # CHECK; Imm:4
+ # CHECK: Imm:4
subu $gp, $gp, -4 # CHECK: ADDiu
- # CHECK; Imm:4
+ # CHECK: Imm:4
subu $sp, $sp, -4 # CHECK: ADDiu
- # CHECK; Imm:4
+ # CHECK: Imm:4
subu $sp, $sp, -(4 + 4) # CHECK: ADDiu
# CHECK: Imm:8
subu $4, 8 # CHECK: ADDiu
- # CHECK; Imm:-8
+ # CHECK: Imm:-8
subu $gp, 8 # CHECK: ADDiu
- # CHECK; Imm:-8
+ # CHECK: Imm:-8
subu $sp, 8 # CHECK: ADDiu
- # CHECK; Imm:-8
+ # CHECK: Imm:-8
subu $4, -8 # CHECK: ADDiu
- # CHECK; Imm:8
+ # CHECK: Imm:8
subu $gp, -8 # CHECK: ADDiu
- # CHECK; Imm:8
+ # CHECK: Imm:8
subu $sp, -8 # CHECK: ADDiu
- # CHECK; Imm:8
+ # CHECK: Imm:8
subu $sp, -(4 + 4) # CHECK: ADDiu
# CHECK: Imm:8
diff --git a/llvm/test/MC/Mips/macro-drem.s b/llvm/test/MC/Mips/macro-drem.s
index 03bdd24c27d2..2b2e6d539902 100644
--- a/llvm/test/MC/Mips/macro-drem.s
+++ b/llvm/test/MC/Mips/macro-drem.s
@@ -186,7 +186,7 @@
# CHECK-TRAP: ddiv $zero, $5, $6 # encoding: [0x1e,0x00,0xa6,0x00]
# CHECK-TRAP: addiu $1, $zero, -1 # encoding: [0xff,0xff,0x01,0x24]
# CHECK-TRAP: bne $6, $1, .Ltmp3 # encoding: [A,A,0xc1,0x14]
-# CHECK-TRAP; # fixup A - offset: 0, value: .Ltmp3-4, kind: fixup_Mips_PC16
+# CHECK-TRAP: # fixup A - offset: 0, value: .Ltmp3-4, kind: fixup_Mips_PC16
# CHECK-TRAP: addiu $1, $zero, 1 # encoding: [0x01,0x00,0x01,0x24]
# CHECK-TRAP: dsll32 $1, $1, 31 # encoding: [0xfc,0x0f,0x01,0x00]
# CHECK-TRAP: teq $5, $1, 6 # encoding: [0xb4,0x01,0xa1,0x00]
diff --git a/llvm/test/Transforms/InstCombine/bitcast-store.ll b/llvm/test/Transforms/InstCombine/bitcast-store.ll
index d20aa3e0cf05..bad4d9e19a35 100644
--- a/llvm/test/Transforms/InstCombine/bitcast-store.ll
+++ b/llvm/test/Transforms/InstCombine/bitcast-store.ll
@@ -35,7 +35,7 @@ entry:
; Check that we don't combine the bitcast into the store. This would create a
; bitcast of the swifterror which is invalid.
-; CHECK-LABEL; @swifterror_store
+; CHECK-LABEL: @swifterror_store
; CHECK: bitcast i64
; CHECK: store %swift.error
diff --git a/llvm/test/tools/llvm-reduce/remove-function-arguments-of-funcs-used-in-blockaddress.ll b/llvm/test/tools/llvm-reduce/remove-function-arguments-of-funcs-used-in-blockaddress.ll
index a2f1e961d81e..1ea7407d5b86 100644
--- a/llvm/test/tools/llvm-reduce/remove-function-arguments-of-funcs-used-in-blockaddress.ll
+++ b/llvm/test/tools/llvm-reduce/remove-function-arguments-of-funcs-used-in-blockaddress.ll
@@ -11,8 +11,8 @@ bb:
; CHECK-ALL: bb4
bb4:
-; CHECK-INTERESTINGNESS; callbr void asm
-; CHECK-INTERESTINGNESS-SAME; blockaddress
+; CHECK-INTERESTINGNESS: callbr void asm
+; CHECK-INTERESTINGNESS-SAME: blockaddress
; CHECK-FINAL: callbr void asm sideeffect "", "X"(i8* blockaddress(@func, %bb11))
; CHECK-ALL: to label %bb5 [label %bb11]
callbr void asm sideeffect "", "X"(i8* blockaddress(@func, %bb11))
diff --git a/polly/test/ScopInfo/scop-affine-parameter-ordering.ll b/polly/test/ScopInfo/scop-affine-parameter-ordering.ll
index ca5ba4960d8f..cbac35d0d2af 100644
--- a/polly/test/ScopInfo/scop-affine-parameter-ordering.ll
+++ b/polly/test/ScopInfo/scop-affine-parameter-ordering.ll
@@ -8,8 +8,8 @@ target triple = "aarch64--linux-android"
; CHECK-NEXT: [p_0] -> { Stmt_for_body8_us_us95_i[i0] : 0 <= i0 <= 4 };
; CHECK-NEXT: Schedule :=
; CHECK-NEXT: [p_0] -> { Stmt_for_body8_us_us95_i[i0] -> [i0] };
-; CHECK-NEXT; MustWriteAccess := [Reduction Type: NONE] [Scalar: 0]
-; CHECK-NEXT; [p_0] -> { Stmt_for_body8_us_us95_i[i0] -> MemRef_0[1 + p_0] };
+; CHECK-NEXT: MustWriteAccess := [Reduction Type: NONE] [Scalar: 0]
+; CHECK-NEXT: [p_0] -> { Stmt_for_body8_us_us95_i[i0] -> MemRef_0[1 + p_0] };
; CHECK-NEXT }
define void @test1() unnamed_addr align 2 {
More information about the llvm-commits
mailing list