[llvm] c673a95 - [MIPS][MSA] Regenerate bitwise tests. NFCI.

Simon Pilgrim via llvm-commits llvm-commits at lists.llvm.org
Wed May 5 08:03:29 PDT 2021


Author: Simon Pilgrim
Date: 2021-05-05T16:03:19+01:00
New Revision: c673a95cb46aacc9631dbc7d1a07851d951f2e64

URL: https://github.com/llvm/llvm-project/commit/c673a95cb46aacc9631dbc7d1a07851d951f2e64
DIFF: https://github.com/llvm/llvm-project/commit/c673a95cb46aacc9631dbc7d1a07851d951f2e64.diff

LOG: [MIPS][MSA] Regenerate bitwise tests. NFCI.

Simplifies an upcoming patch diff

Added: 
    

Modified: 
    llvm/test/CodeGen/Mips/msa/bitwise.ll

Removed: 
    


################################################################################
diff  --git a/llvm/test/CodeGen/Mips/msa/bitwise.ll b/llvm/test/CodeGen/Mips/msa/bitwise.ll
index f683c206130e9..4ff23a4c7d3d3 100644
--- a/llvm/test/CodeGen/Mips/msa/bitwise.ll
+++ b/llvm/test/CodeGen/Mips/msa/bitwise.ll
@@ -1,987 +1,963 @@
-; RUN: llc -march=mips -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
-; RUN: llc -march=mipsel -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
+; RUN: llc -march=mips -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s --check-prefixes=CHECK,MIPS
+; RUN: llc -march=mipsel -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s --check-prefixes=CHECK,MIPSEL
 
 define void @and_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: and_v16i8:
-
+; CHECK-LABEL: and_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    and.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = and <16 x i8> %1, %2
-  ; CHECK-DAG: and.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size and_v16i8
 }
 
 define void @and_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: and_v8i16:
-
+; CHECK-LABEL: and_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    and.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = and <8 x i16> %1, %2
-  ; CHECK-DAG: and.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size and_v8i16
 }
 
 define void @and_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: and_v4i32:
-
+; CHECK-LABEL: and_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    and.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = and <4 x i32> %1, %2
-  ; CHECK-DAG: and.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size and_v4i32
 }
 
 define void @and_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: and_v2i64:
-
+; CHECK-LABEL: and_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    and.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = and <2 x i64> %1, %2
-  ; CHECK-DAG: and.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size and_v2i64
 }
 
 define void @and_v16i8_i(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: and_v16i8_i:
-
+; CHECK-LABEL: and_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    andi.b $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = and <16 x i8> %1, <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>
-  ; CHECK-DAG: andi.b [[R4:\$w[0-9]+]], [[R1]], 1
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size and_v16i8_i
 }
 
 define void @and_v8i16_i(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: and_v8i16_i:
-
+; CHECK-LABEL: and_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    ldi.h $w1, 1
+; CHECK-NEXT:    and.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = and <8 x i16> %1, <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>
-  ; CHECK-DAG: ldi.h [[R3:\$w[0-9]+]], 1
-  ; CHECK-DAG: and.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size and_v8i16_i
 }
 
 define void @and_v4i32_i(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: and_v4i32_i:
-
+; CHECK-LABEL: and_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    ldi.w $w1, 1
+; CHECK-NEXT:    and.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = and <4 x i32> %1, <i32 1, i32 1, i32 1, i32 1>
-  ; CHECK-DAG: ldi.w [[R3:\$w[0-9]+]], 1
-  ; CHECK-DAG: and.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size and_v4i32_i
 }
 
 define void @and_v2i64_i(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: and_v2i64_i:
-
+; MIPS-LABEL: and_v2i64_i:
+; MIPS:       # %bb.0:
+; MIPS-NEXT:    ldi.d $w0, 1
+; MIPS-NEXT:    shf.w $w0, $w0, 177
+; MIPS-NEXT:    ld.d $w1, 0($5)
+; MIPS-NEXT:    and.v $w0, $w1, $w0
+; MIPS-NEXT:    jr $ra
+; MIPS-NEXT:    st.d $w0, 0($4)
+;
+; MIPSEL-LABEL: and_v2i64_i:
+; MIPSEL:       # %bb.0:
+; MIPSEL-NEXT:    ldi.d $w0, 1
+; MIPSEL-NEXT:    ld.d $w1, 0($5)
+; MIPSEL-NEXT:    and.v $w0, $w1, $w0
+; MIPSEL-NEXT:    jr $ra
+; MIPSEL-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = and <2 x i64> %1, <i64 1, i64 1>
-  ; CHECK-DAG: ldi.d [[R3:\$w[0-9]+]], 1
-  ; CHECK-DAG: and.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size and_v2i64_i
 }
 
 define void @or_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: or_v16i8:
-
+; CHECK-LABEL: or_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    or.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = or <16 x i8> %1, %2
-  ; CHECK-DAG: or.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size or_v16i8
 }
 
 define void @or_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: or_v8i16:
-
+; CHECK-LABEL: or_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    or.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = or <8 x i16> %1, %2
-  ; CHECK-DAG: or.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size or_v8i16
 }
 
 define void @or_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: or_v4i32:
-
+; CHECK-LABEL: or_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    or.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = or <4 x i32> %1, %2
-  ; CHECK-DAG: or.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size or_v4i32
 }
 
 define void @or_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: or_v2i64:
-
+; CHECK-LABEL: or_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    or.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = or <2 x i64> %1, %2
-  ; CHECK-DAG: or.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size or_v2i64
 }
 
 define void @or_v16i8_i(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: or_v16i8_i:
-
+; CHECK-LABEL: or_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    ori.b $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = or <16 x i8> %1, <i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3>
-  ; CHECK-DAG: ori.b [[R4:\$w[0-9]+]], [[R1]], 3
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size or_v16i8_i
 }
 
 define void @or_v8i16_i(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: or_v8i16_i:
-
+; CHECK-LABEL: or_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    ldi.h $w1, 3
+; CHECK-NEXT:    or.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = or <8 x i16> %1, <i16 3, i16 3, i16 3, i16 3, i16 3, i16 3, i16 3, i16 3>
-  ; CHECK-DAG: ldi.h [[R3:\$w[0-9]+]], 3
-  ; CHECK-DAG: or.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size or_v8i16_i
 }
 
 define void @or_v4i32_i(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: or_v4i32_i:
-
+; CHECK-LABEL: or_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    ldi.w $w1, 3
+; CHECK-NEXT:    or.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = or <4 x i32> %1, <i32 3, i32 3, i32 3, i32 3>
-  ; CHECK-DAG: ldi.w [[R3:\$w[0-9]+]], 3
-  ; CHECK-DAG: or.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size or_v4i32_i
 }
 
 define void @or_v2i64_i(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: or_v2i64_i:
-
+; MIPS-LABEL: or_v2i64_i:
+; MIPS:       # %bb.0:
+; MIPS-NEXT:    ldi.d $w0, 3
+; MIPS-NEXT:    shf.w $w0, $w0, 177
+; MIPS-NEXT:    ld.d $w1, 0($5)
+; MIPS-NEXT:    or.v $w0, $w1, $w0
+; MIPS-NEXT:    jr $ra
+; MIPS-NEXT:    st.d $w0, 0($4)
+;
+; MIPSEL-LABEL: or_v2i64_i:
+; MIPSEL:       # %bb.0:
+; MIPSEL-NEXT:    ldi.d $w0, 3
+; MIPSEL-NEXT:    ld.d $w1, 0($5)
+; MIPSEL-NEXT:    or.v $w0, $w1, $w0
+; MIPSEL-NEXT:    jr $ra
+; MIPSEL-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = or <2 x i64> %1, <i64 3, i64 3>
-  ; CHECK-DAG: ldi.d [[R3:\$w[0-9]+]], 3
-  ; CHECK-DAG: or.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size or_v2i64_i
 }
 
 define void @nor_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: nor_v16i8:
-
+; CHECK-LABEL: nor_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    nor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = or <16 x i8> %1, %2
   %4 = xor <16 x i8> %3, <i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1>
-  ; CHECK-DAG: nor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %4, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v16i8
 }
 
 define void @nor_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: nor_v8i16:
-
+; CHECK-LABEL: nor_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    nor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = or <8 x i16> %1, %2
   %4 = xor <8 x i16> %3, <i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1>
-  ; CHECK-DAG: nor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %4, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v8i16
 }
 
 define void @nor_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: nor_v4i32:
-
+; CHECK-LABEL: nor_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    nor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = or <4 x i32> %1, %2
   %4 = xor <4 x i32> %3, <i32 -1, i32 -1, i32 -1, i32 -1>
-  ; CHECK-DAG: nor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %4, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v4i32
 }
 
 define void @nor_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: nor_v2i64:
-
+; CHECK-LABEL: nor_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    nor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = or <2 x i64> %1, %2
   %4 = xor <2 x i64> %3, <i64 -1, i64 -1>
-  ; CHECK-DAG: nor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %4, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v2i64
 }
 
 define void @nor_v16i8_i(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: nor_v16i8_i:
-
+; CHECK-LABEL: nor_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    nori.b $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = or <16 x i8> %1, <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>
   %3 = xor <16 x i8> %2, <i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1>
-  ; CHECK-DAG: ori.b [[R4:\$w[0-9]+]], [[R1]], 1
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v16i8_i
 }
 
 define void @nor_v8i16_i(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: nor_v8i16_i:
-
+; CHECK-LABEL: nor_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    ldi.h $w1, 1
+; CHECK-NEXT:    nor.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = or <8 x i16> %1, <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>
   %3 = xor <8 x i16> %2, <i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1>
-  ; CHECK-DAG: ldi.h [[R3:\$w[0-9]+]], 1
-  ; CHECK-DAG: nor.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v8i16_i
 }
 
 define void @nor_v4i32_i(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: nor_v4i32_i:
-
+; CHECK-LABEL: nor_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    ldi.w $w1, 1
+; CHECK-NEXT:    nor.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = or <4 x i32> %1, <i32 1, i32 1, i32 1, i32 1>
   %3 = xor <4 x i32> %2, <i32 -1, i32 -1, i32 -1, i32 -1>
-  ; CHECK-DAG: ldi.w [[R3:\$w[0-9]+]], 1
-  ; CHECK-DAG: nor.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v4i32_i
 }
 
 define void @nor_v2i64_i(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: nor_v2i64_i:
-
+; MIPS-LABEL: nor_v2i64_i:
+; MIPS:       # %bb.0:
+; MIPS-NEXT:    ldi.d $w0, 1
+; MIPS-NEXT:    shf.w $w0, $w0, 177
+; MIPS-NEXT:    ld.d $w1, 0($5)
+; MIPS-NEXT:    nor.v $w0, $w1, $w0
+; MIPS-NEXT:    jr $ra
+; MIPS-NEXT:    st.d $w0, 0($4)
+;
+; MIPSEL-LABEL: nor_v2i64_i:
+; MIPSEL:       # %bb.0:
+; MIPSEL-NEXT:    ldi.d $w0, 1
+; MIPSEL-NEXT:    ld.d $w1, 0($5)
+; MIPSEL-NEXT:    nor.v $w0, $w1, $w0
+; MIPSEL-NEXT:    jr $ra
+; MIPSEL-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = or <2 x i64> %1, <i64 1, i64 1>
   %3 = xor <2 x i64> %2, <i64 -1, i64 -1>
-  ; CHECK-DAG: ldi.d [[R3:\$w[0-9]+]], 1
-  ; CHECK-DAG: nor.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size nor_v2i64_i
 }
 
 define void @xor_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: xor_v16i8:
-
+; CHECK-LABEL: xor_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    xor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = xor <16 x i8> %1, %2
-  ; CHECK-DAG: xor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v16i8
 }
 
 define void @xor_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: xor_v8i16:
-
+; CHECK-LABEL: xor_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    xor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = xor <8 x i16> %1, %2
-  ; CHECK-DAG: xor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v8i16
 }
 
 define void @xor_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: xor_v4i32:
-
+; CHECK-LABEL: xor_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    xor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = xor <4 x i32> %1, %2
-  ; CHECK-DAG: xor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v4i32
 }
 
 define void @xor_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: xor_v2i64:
-
+; CHECK-LABEL: xor_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    xor.v $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = xor <2 x i64> %1, %2
-  ; CHECK-DAG: xor.v [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v2i64
 }
 
 define void @xor_v16i8_i(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: xor_v16i8_i:
-
+; CHECK-LABEL: xor_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    xori.b $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <16 x i8> %1, <i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3>
-  ; CHECK-DAG: xori.b [[R4:\$w[0-9]+]], [[R1]], 3
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v16i8_i
 }
 
 define void @xor_v8i16_i(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: xor_v8i16_i:
-
+; CHECK-LABEL: xor_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    ldi.h $w1, 3
+; CHECK-NEXT:    xor.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <8 x i16> %1, <i16 3, i16 3, i16 3, i16 3, i16 3, i16 3, i16 3, i16 3>
-  ; CHECK-DAG: ldi.h [[R3:\$w[0-9]+]], 3
-  ; CHECK-DAG: xor.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v8i16_i
 }
 
 define void @xor_v4i32_i(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: xor_v4i32_i:
-
+; CHECK-LABEL: xor_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    ldi.w $w1, 3
+; CHECK-NEXT:    xor.v $w0, $w0, $w1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <4 x i32> %1, <i32 3, i32 3, i32 3, i32 3>
-  ; CHECK-DAG: ldi.w [[R3:\$w[0-9]+]], 3
-  ; CHECK-DAG: xor.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v4i32_i
 }
 
 define void @xor_v2i64_i(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: xor_v2i64_i:
-
+; MIPS-LABEL: xor_v2i64_i:
+; MIPS:       # %bb.0:
+; MIPS-NEXT:    ldi.d $w0, 3
+; MIPS-NEXT:    shf.w $w0, $w0, 177
+; MIPS-NEXT:    ld.d $w1, 0($5)
+; MIPS-NEXT:    xor.v $w0, $w1, $w0
+; MIPS-NEXT:    jr $ra
+; MIPS-NEXT:    st.d $w0, 0($4)
+;
+; MIPSEL-LABEL: xor_v2i64_i:
+; MIPSEL:       # %bb.0:
+; MIPSEL-NEXT:    ldi.d $w0, 3
+; MIPSEL-NEXT:    ld.d $w1, 0($5)
+; MIPSEL-NEXT:    xor.v $w0, $w1, $w0
+; MIPSEL-NEXT:    jr $ra
+; MIPSEL-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <2 x i64> %1, <i64 3, i64 3>
-  ; CHECK-DAG: ldi.d [[R3:\$w[0-9]+]], 3
-  ; CHECK-DAG: xor.v [[R4:\$w[0-9]+]], [[R1]], [[R3]]
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size xor_v2i64_i
 }
 
 define void @sll_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: sll_v16i8:
-
+; CHECK-LABEL: sll_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    sll.b $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <16 x i8> %1, %2
-  ; CHECK-DAG: sll.b [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v16i8
 }
 
 define void @sll_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: sll_v8i16:
-
+; CHECK-LABEL: sll_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    sll.h $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <8 x i16> %1, %2
-  ; CHECK-DAG: sll.h [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v8i16
 }
 
 define void @sll_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: sll_v4i32:
-
+; CHECK-LABEL: sll_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    sll.w $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <4 x i32> %1, %2
-  ; CHECK-DAG: sll.w [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v4i32
 }
 
 define void @sll_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: sll_v2i64:
-
+; CHECK-LABEL: sll_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    sll.d $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <2 x i64> %1, %2
-  ; CHECK-DAG: sll.d [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v2i64
 }
 
 define void @sll_v16i8_i(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: sll_v16i8_i:
-
+; CHECK-LABEL: sll_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    slli.b $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = shl <16 x i8> %1, <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>
-  ; CHECK-DAG: slli.b [[R4:\$w[0-9]+]], [[R1]], 1
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v16i8_i
 }
 
 define void @sll_v8i16_i(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: sll_v8i16_i:
-
+; CHECK-LABEL: sll_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    slli.h $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = shl <8 x i16> %1, <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>
-  ; CHECK-DAG: slli.h [[R4:\$w[0-9]+]], [[R1]], 1
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v8i16_i
 }
 
 define void @sll_v4i32_i(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: sll_v4i32_i:
-
+; CHECK-LABEL: sll_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    slli.w $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = shl <4 x i32> %1, <i32 1, i32 1, i32 1, i32 1>
-  ; CHECK-DAG: slli.w [[R4:\$w[0-9]+]], [[R1]], 1
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v4i32_i
 }
 
 define void @sll_v2i64_i(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: sll_v2i64_i:
-
+; CHECK-LABEL: sll_v2i64_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    slli.d $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = shl <2 x i64> %1, <i64 1, i64 1>
-  ; CHECK-DAG: slli.d [[R4:\$w[0-9]+]], [[R1]], 1
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sll_v2i64_i
 }
 
 define void @sra_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: sra_v16i8:
-
+; CHECK-LABEL: sra_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    sra.b $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = ashr <16 x i8> %1, %2
-  ; CHECK-DAG: sra.b [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v16i8
 }
 
 define void @sra_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: sra_v8i16:
-
+; CHECK-LABEL: sra_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    sra.h $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = ashr <8 x i16> %1, %2
-  ; CHECK-DAG: sra.h [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v8i16
 }
 
 define void @sra_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: sra_v4i32:
-
+; CHECK-LABEL: sra_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    sra.w $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = ashr <4 x i32> %1, %2
-  ; CHECK-DAG: sra.w [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v4i32
 }
 
 define void @sra_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: sra_v2i64:
-
+; CHECK-LABEL: sra_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    sra.d $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = ashr <2 x i64> %1, %2
-  ; CHECK-DAG: sra.d [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v2i64
 }
 
 define void @sra_v16i8_i(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: sra_v16i8_i:
-
+; CHECK-LABEL: sra_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    srai.b $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = ashr <16 x i8> %1, <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>
-  ; CHECK-DAG: srai.b [[R4:\$w[0-9]+]], [[R1]], 1
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v16i8_i
 }
 
 define void @sra_v8i16_i(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: sra_v8i16_i:
-
+; CHECK-LABEL: sra_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    srai.h $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = ashr <8 x i16> %1, <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>
-  ; CHECK-DAG: srai.h [[R4:\$w[0-9]+]], [[R1]], 1
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v8i16_i
 }
 
 define void @sra_v4i32_i(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: sra_v4i32_i:
-
+; CHECK-LABEL: sra_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    srai.w $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = ashr <4 x i32> %1, <i32 1, i32 1, i32 1, i32 1>
-  ; CHECK-DAG: srai.w [[R4:\$w[0-9]+]], [[R1]], 1
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v4i32_i
 }
 
 define void @sra_v2i64_i(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: sra_v2i64_i:
-
+; CHECK-LABEL: sra_v2i64_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    srai.d $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = ashr <2 x i64> %1, <i64 1, i64 1>
-  ; CHECK-DAG: srai.d [[R4:\$w[0-9]+]], [[R1]], 1
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size sra_v2i64_i
 }
 
 define void @srl_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: srl_v16i8:
-
+; CHECK-LABEL: srl_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    srl.b $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = lshr <16 x i8> %1, %2
-  ; CHECK-DAG: srl.b [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v16i8
 }
 
 define void @srl_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: srl_v8i16:
-
+; CHECK-LABEL: srl_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    srl.h $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = lshr <8 x i16> %1, %2
-  ; CHECK-DAG: srl.h [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v8i16
 }
 
 define void @srl_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: srl_v4i32:
-
+; CHECK-LABEL: srl_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    srl.w $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = lshr <4 x i32> %1, %2
-  ; CHECK-DAG: srl.w [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v4i32
 }
 
 define void @srl_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: srl_v2i64:
-
+; CHECK-LABEL: srl_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    srl.d $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = lshr <2 x i64> %1, %2
-  ; CHECK-DAG: srl.d [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v2i64
 }
 
 define void @srl_v16i8_i(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: srl_v16i8_i:
-
+; CHECK-LABEL: srl_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    srli.b $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = lshr <16 x i8> %1, <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>
-  ; CHECK-DAG: srli.b [[R4:\$w[0-9]+]], [[R1]], 1
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v16i8_i
 }
 
 define void @srl_v8i16_i(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: srl_v8i16_i:
-
+; CHECK-LABEL: srl_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    srli.h $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = lshr <8 x i16> %1, <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>
-  ; CHECK-DAG: srli.h [[R4:\$w[0-9]+]], [[R1]], 1
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v8i16_i
 }
 
 define void @srl_v4i32_i(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: srl_v4i32_i:
-
+; CHECK-LABEL: srl_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    srli.w $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = lshr <4 x i32> %1, <i32 1, i32 1, i32 1, i32 1>
-  ; CHECK-DAG: srli.w [[R4:\$w[0-9]+]], [[R1]], 1
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v4i32_i
 }
 
 define void @srl_v2i64_i(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: srl_v2i64_i:
-
+; CHECK-LABEL: srl_v2i64_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    srli.d $w0, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = lshr <2 x i64> %1, <i64 1, i64 1>
-  ; CHECK-DAG: srli.d [[R4:\$w[0-9]+]], [[R1]], 1
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R4]], 0($4)
-
   ret void
-  ; CHECK: .size srl_v2i64_i
 }
 
 define void @ctpop_v16i8(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: ctpop_v16i8:
-
+; CHECK-LABEL: ctpop_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    pcnt.b $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <16 x i8> @llvm.ctpop.v16i8 (<16 x i8> %1)
-  ; CHECK-DAG: pcnt.b [[R3:\$w[0-9]+]], [[R1]]
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctpop_v16i8
 }
 
 define void @ctpop_v8i16(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: ctpop_v8i16:
-
+; CHECK-LABEL: ctpop_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    pcnt.h $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <8 x i16> @llvm.ctpop.v8i16 (<8 x i16> %1)
-  ; CHECK-DAG: pcnt.h [[R3:\$w[0-9]+]], [[R1]]
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctpop_v8i16
 }
 
 define void @ctpop_v4i32(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: ctpop_v4i32:
-
+; CHECK-LABEL: ctpop_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    pcnt.w $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <4 x i32> @llvm.ctpop.v4i32 (<4 x i32> %1)
-  ; CHECK-DAG: pcnt.w [[R3:\$w[0-9]+]], [[R1]]
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctpop_v4i32
 }
 
 define void @ctpop_v2i64(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: ctpop_v2i64:
-
+; CHECK-LABEL: ctpop_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    pcnt.d $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <2 x i64> @llvm.ctpop.v2i64 (<2 x i64> %1)
-  ; CHECK-DAG: pcnt.d [[R3:\$w[0-9]+]], [[R1]]
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctpop_v2i64
 }
 
 define void @ctlz_v16i8(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: ctlz_v16i8:
-
+; CHECK-LABEL: ctlz_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    nlzc.b $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <16 x i8> @llvm.ctlz.v16i8 (<16 x i8> %1)
-  ; CHECK-DAG: nlzc.b [[R3:\$w[0-9]+]], [[R1]]
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctlz_v16i8
 }
 
 define void @ctlz_v8i16(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: ctlz_v8i16:
-
+; CHECK-LABEL: ctlz_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    nlzc.h $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <8 x i16> @llvm.ctlz.v8i16 (<8 x i16> %1)
-  ; CHECK-DAG: nlzc.h [[R3:\$w[0-9]+]], [[R1]]
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctlz_v8i16
 }
 
 define void @ctlz_v4i32(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: ctlz_v4i32:
-
+; CHECK-LABEL: ctlz_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    nlzc.w $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <4 x i32> @llvm.ctlz.v4i32 (<4 x i32> %1)
-  ; CHECK-DAG: nlzc.w [[R3:\$w[0-9]+]], [[R1]]
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctlz_v4i32
 }
 
 define void @ctlz_v2i64(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: ctlz_v2i64:
-
+; CHECK-LABEL: ctlz_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    nlzc.d $w0, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = tail call <2 x i64> @llvm.ctlz.v2i64 (<2 x i64> %1)
-  ; CHECK-DAG: nlzc.d [[R3:\$w[0-9]+]], [[R1]]
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size ctlz_v2i64
 }
 
 define void @bsel_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b, <16 x i8>* %m) nounwind {
-  ; CHECK: bsel_v16i8:
-
+; CHECK-LABEL: bsel_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($7)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    ld.b $w2, 0($6)
+; CHECK-NEXT:    bmnz.v $w2, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w2, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = load <16 x i8>, <16 x i8>* %m
-  ; CHECK-DAG: ld.b [[R3:\$w[0-9]+]], 0($7)
   %4 = xor <16 x i8> %3, <i8 -1, i8 -1, i8 -1, i8 -1,
                           i8 -1, i8 -1, i8 -1, i8 -1,
                           i8 -1, i8 -1, i8 -1, i8 -1,
@@ -991,21 +967,20 @@ define void @bsel_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b, <16 x i8>*
   %7 = or <16 x i8> %5, %6
   ; bmnz is the same operation
   ; (vselect Mask, IfSet, IfClr) -> (BMNZ IfClr, IfSet, Mask)
-  ; CHECK-DAG: bmnz.v [[R2]], [[R1]], [[R3]]
   store <16 x i8> %7, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size bsel_v16i8
 }
 
 define void @bsel_v16i8_i(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %m) nounwind {
-  ; CHECK: bsel_v16i8_i:
-
+; CHECK-LABEL: bsel_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    ld.b $w1, 0($6)
+; CHECK-NEXT:    bseli.b $w1, $w0, 6
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w1, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %m
-  ; CHECK-DAG: ld.b [[R3:\$w[0-9]+]], 0($6)
   %3 = xor <16 x i8> %2, <i8 -1, i8 -1, i8 -1, i8 -1,
                           i8 -1, i8 -1, i8 -1, i8 -1,
                           i8 -1, i8 -1, i8 -1, i8 -1,
@@ -1016,80 +991,86 @@ define void @bsel_v16i8_i(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %m) nounwind
                       i8 6, i8 6, i8 6, i8 6,
                       i8 6, i8 6, i8 6, i8 6>, %2
   %6 = or <16 x i8> %4, %5
-  ; CHECK-DAG: bseli.b [[R3]], [[R1]], 6
   store <16 x i8> %6, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bsel_v16i8_i
 }
 
 define void @bsel_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: bsel_v8i16:
-
+; CHECK-LABEL: bsel_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    ld.h $w1, 0($6)
+; CHECK-NEXT:    ldi.h $w2, 6
+; CHECK-NEXT:    bsel.v $w2, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w2, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = and <8 x i16> %1, <i16 6, i16 6, i16 6, i16 6,
                           i16 6, i16 6, i16 6, i16 6>
   %4 = and <8 x i16> %2, <i16 65529, i16 65529, i16 65529, i16 65529,
                           i16 65529, i16 65529, i16 65529, i16 65529>
   %5 = or <8 x i16> %3, %4
-  ; CHECK-DAG: ldi.h [[R3:\$w[0-9]+]], 6
-  ; CHECK-DAG: bsel.v [[R3]], [[R2]], [[R1]]
   store <8 x i16> %5, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bsel_v8i16
 }
 
 define void @bsel_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: bsel_v4i32:
-
+; CHECK-LABEL: bsel_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    ld.w $w1, 0($6)
+; CHECK-NEXT:    ldi.w $w2, 6
+; CHECK-NEXT:    bsel.v $w2, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w2, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = and <4 x i32> %1, <i32 6, i32 6, i32 6, i32 6>
   %4 = and <4 x i32> %2, <i32 4294967289, i32 4294967289, i32 4294967289, i32 4294967289>
   %5 = or <4 x i32> %3, %4
-  ; CHECK-DAG: ldi.w [[R3:\$w[0-9]+]], 6
-  ; CHECK-DAG: bsel.v [[R3]], [[R2]], [[R1]]
   store <4 x i32> %5, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bsel_v4i32
 }
 
 define void @bsel_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: bsel_v2i64:
-
+; MIPS-LABEL: bsel_v2i64:
+; MIPS:       # %bb.0:
+; MIPS-NEXT:    ldi.d $w0, 6
+; MIPS-NEXT:    shf.w $w0, $w0, 177
+; MIPS-NEXT:    ld.d $w1, 0($5)
+; MIPS-NEXT:    ld.d $w2, 0($6)
+; MIPS-NEXT:    bsel.v $w0, $w2, $w1
+; MIPS-NEXT:    jr $ra
+; MIPS-NEXT:    st.d $w0, 0($4)
+;
+; MIPSEL-LABEL: bsel_v2i64:
+; MIPSEL:       # %bb.0:
+; MIPSEL-NEXT:    ldi.d $w0, 6
+; MIPSEL-NEXT:    ld.d $w1, 0($5)
+; MIPSEL-NEXT:    ld.d $w2, 0($6)
+; MIPSEL-NEXT:    bsel.v $w0, $w2, $w1
+; MIPSEL-NEXT:    jr $ra
+; MIPSEL-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = and <2 x i64> %1, <i64 6, i64 6>
   %4 = and <2 x i64> %2, <i64 18446744073709551609, i64 18446744073709551609>
   %5 = or <2 x i64> %3, %4
-  ; CHECK-DAG: ldi.d [[R3:\$w[0-9]+]], 6
-  ; CHECK-DAG: bsel.v [[R3]], [[R2]], [[R1]]
   store <2 x i64> %5, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bsel_v2i64
 }
 
 define void @binsl_v16i8_i(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: binsl_v16i8_i:
-
+; CHECK-LABEL: binsl_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    ld.b $w1, 0($6)
+; CHECK-NEXT:    binsli.b $w1, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w1, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = and <16 x i8> %1, <i8 192, i8 192, i8 192, i8 192,
                           i8 192, i8 192, i8 192, i8 192,
                           i8 192, i8 192, i8 192, i8 192,
@@ -1099,59 +1080,56 @@ define void @binsl_v16i8_i(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind
                           i8 63, i8 63, i8 63, i8 63,
                           i8 63, i8 63, i8 63, i8 63>
   %5 = or <16 x i8> %3, %4
-  ; CHECK-DAG: binsli.b [[R2]], [[R1]], 1
   store <16 x i8> %5, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsl_v16i8_i
 }
 
 define void @binsl_v8i16_i(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: binsl_v8i16_i:
-
+; CHECK-LABEL: binsl_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    ld.h $w1, 0($6)
+; CHECK-NEXT:    binsli.h $w1, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w1, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = and <8 x i16> %1, <i16 49152, i16 49152, i16 49152, i16 49152,
                           i16 49152, i16 49152, i16 49152, i16 49152>
   %4 = and <8 x i16> %2, <i16 16383, i16 16383, i16 16383, i16 16383,
                           i16 16383, i16 16383, i16 16383, i16 16383>
   %5 = or <8 x i16> %3, %4
-  ; CHECK-DAG: binsli.h [[R2]], [[R1]], 1
   store <8 x i16> %5, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsl_v8i16_i
 }
 
 define void @binsl_v4i32_i(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: binsl_v4i32_i:
-
+; CHECK-LABEL: binsl_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    ld.w $w1, 0($6)
+; CHECK-NEXT:    binsli.w $w1, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w1, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = and <4 x i32> %1, <i32 3221225472, i32 3221225472, i32 3221225472, i32 3221225472>
   %4 = and <4 x i32> %2, <i32 1073741823, i32 1073741823, i32 1073741823, i32 1073741823>
   %5 = or <4 x i32> %3, %4
-  ; CHECK-DAG: binsli.w [[R2]], [[R1]], 1
   store <4 x i32> %5, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsl_v4i32_i
 }
 
 define void @binsl_v2i64_i(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: binsl_v2i64_i:
-
+; CHECK-LABEL: binsl_v2i64_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    ld.d $w1, 0($6)
+; CHECK-NEXT:    binsli.d $w1, $w0, 60
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w1, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = and <2 x i64> %1, <i64 18446744073709551608, i64 18446744073709551608>
   %4 = and <2 x i64> %2, <i64 7, i64 7>
   %5 = or <2 x i64> %3, %4
@@ -1159,21 +1137,20 @@ define void @binsl_v2i64_i(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind
   ;       issue. If the mask doesn't fit within a 10-bit immediate, it gets
   ;       legalized into a constant pool. We should add a test to cover the
   ;       other cases once they correctly select binsli.d.
-  ; CHECK-DAG: binsli.d [[R2]], [[R1]], 60
   store <2 x i64> %5, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsl_v2i64_i
 }
 
 define void @binsr_v16i8_i(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: binsr_v16i8_i:
-
+; CHECK-LABEL: binsr_v16i8_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    ld.b $w1, 0($6)
+; CHECK-NEXT:    binsri.b $w1, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w1, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = and <16 x i8> %1, <i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3,
                           i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3, i8 3>
   %4 = and <16 x i8> %2, <i8 252, i8 252, i8 252, i8 252,
@@ -1181,453 +1158,422 @@ define void @binsr_v16i8_i(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind
                           i8 252, i8 252, i8 252, i8 252,
                           i8 252, i8 252, i8 252, i8 252>
   %5 = or <16 x i8> %3, %4
-  ; CHECK-DAG: binsri.b [[R2]], [[R1]], 1
   store <16 x i8> %5, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsr_v16i8_i
 }
 
 define void @binsr_v8i16_i(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: binsr_v8i16_i:
-
+; CHECK-LABEL: binsr_v8i16_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    ld.h $w1, 0($6)
+; CHECK-NEXT:    binsri.h $w1, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w1, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = and <8 x i16> %1, <i16 3, i16 3, i16 3, i16 3,
                           i16 3, i16 3, i16 3, i16 3>
   %4 = and <8 x i16> %2, <i16 65532, i16 65532, i16 65532, i16 65532,
                           i16 65532, i16 65532, i16 65532, i16 65532>
   %5 = or <8 x i16> %3, %4
-  ; CHECK-DAG: binsri.h [[R2]], [[R1]], 1
   store <8 x i16> %5, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsr_v8i16_i
 }
 
 define void @binsr_v4i32_i(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: binsr_v4i32_i:
-
+; CHECK-LABEL: binsr_v4i32_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    ld.w $w1, 0($6)
+; CHECK-NEXT:    binsri.w $w1, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w1, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = and <4 x i32> %1, <i32 3, i32 3, i32 3, i32 3>
   %4 = and <4 x i32> %2, <i32 4294967292, i32 4294967292, i32 4294967292, i32 4294967292>
   %5 = or <4 x i32> %3, %4
-  ; CHECK-DAG: binsri.w [[R2]], [[R1]], 1
   store <4 x i32> %5, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsr_v4i32_i
 }
 
 define void @binsr_v2i64_i(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: binsr_v2i64_i:
-
+; CHECK-LABEL: binsr_v2i64_i:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    ld.d $w1, 0($6)
+; CHECK-NEXT:    binsri.d $w1, $w0, 1
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w1, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = and <2 x i64> %1, <i64 3, i64 3>
   %4 = and <2 x i64> %2, <i64 18446744073709551612, i64 18446744073709551612>
   %5 = or <2 x i64> %3, %4
-  ; CHECK-DAG: binsri.d [[R2]], [[R1]], 1
   store <2 x i64> %5, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R2]], 0($4)
-
   ret void
-  ; CHECK: .size binsr_v2i64_i
 }
 
 define void @bclr_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: bclr_v16i8:
-
+; CHECK-LABEL: bclr_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    bclr.b $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <16 x i8> <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>, %2
   %4 = xor <16 x i8> %3, <i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1>
   %5 = and <16 x i8> %1, %4
-  ; CHECK-DAG: bclr.b [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %5, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclr_v16i8
 }
 
 define void @bclr_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: bclr_v8i16:
-
+; CHECK-LABEL: bclr_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    bclr.h $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <8 x i16> <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>, %2
   %4 = xor <8 x i16> %3, <i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1>
   %5 = and <8 x i16> %1, %4
-  ; CHECK-DAG: bclr.h [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %5, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclr_v8i16
 }
 
 define void @bclr_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: bclr_v4i32:
-
+; CHECK-LABEL: bclr_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    bclr.w $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <4 x i32> <i32 1, i32 1, i32 1, i32 1>, %2
   %4 = xor <4 x i32> %3, <i32 -1, i32 -1, i32 -1, i32 -1>
   %5 = and <4 x i32> %1, %4
-  ; CHECK-DAG: bclr.w [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %5, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclr_v4i32
 }
 
 define void @bclr_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: bclr_v2i64:
-
+; CHECK-LABEL: bclr_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    bclr.d $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <2 x i64> <i64 1, i64 1>, %2
   %4 = xor <2 x i64> %3, <i64 -1, i64 -1>
   %5 = and <2 x i64> %1, %4
-  ; CHECK-DAG: bclr.d [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %5, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclr_v2i64
 }
 
 define void @bset_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: bset_v16i8:
-
+; CHECK-LABEL: bset_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    bset.b $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <16 x i8> <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>, %2
   %4 = or <16 x i8> %1, %3
-  ; CHECK-DAG: bset.b [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %4, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bset_v16i8
 }
 
 define void @bset_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: bset_v8i16:
-
+; CHECK-LABEL: bset_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    bset.h $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <8 x i16> <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>, %2
   %4 = or <8 x i16> %1, %3
-  ; CHECK-DAG: bset.h [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %4, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bset_v8i16
 }
 
 define void @bset_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: bset_v4i32:
-
+; CHECK-LABEL: bset_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    bset.w $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <4 x i32> <i32 1, i32 1, i32 1, i32 1>, %2
   %4 = or <4 x i32> %1, %3
-  ; CHECK-DAG: bset.w [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %4, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bset_v4i32
 }
 
 define void @bset_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: bset_v2i64:
-
+; CHECK-LABEL: bset_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    bset.d $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <2 x i64> <i64 1, i64 1>, %2
   %4 = or <2 x i64> %1, %3
-  ; CHECK-DAG: bset.d [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %4, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bset_v2i64
 }
 
 define void @bneg_v16i8(<16 x i8>* %c, <16 x i8>* %a, <16 x i8>* %b) nounwind {
-  ; CHECK: bneg_v16i8:
-
+; CHECK-LABEL: bneg_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($6)
+; CHECK-NEXT:    ld.b $w1, 0($5)
+; CHECK-NEXT:    bneg.b $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = load <16 x i8>, <16 x i8>* %b
-  ; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <16 x i8> <i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1, i8 1>, %2
   %4 = xor <16 x i8> %1, %3
-  ; CHECK-DAG: bneg.b [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <16 x i8> %4, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bneg_v16i8
 }
 
 define void @bneg_v8i16(<8 x i16>* %c, <8 x i16>* %a, <8 x i16>* %b) nounwind {
-  ; CHECK: bneg_v8i16:
-
+; CHECK-LABEL: bneg_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($6)
+; CHECK-NEXT:    ld.h $w1, 0($5)
+; CHECK-NEXT:    bneg.h $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = load <8 x i16>, <8 x i16>* %b
-  ; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <8 x i16> <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>, %2
   %4 = xor <8 x i16> %1, %3
-  ; CHECK-DAG: bneg.h [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <8 x i16> %4, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bneg_v8i16
 }
 
 define void @bneg_v4i32(<4 x i32>* %c, <4 x i32>* %a, <4 x i32>* %b) nounwind {
-  ; CHECK: bneg_v4i32:
-
+; CHECK-LABEL: bneg_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($6)
+; CHECK-NEXT:    ld.w $w1, 0($5)
+; CHECK-NEXT:    bneg.w $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = load <4 x i32>, <4 x i32>* %b
-  ; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <4 x i32> <i32 1, i32 1, i32 1, i32 1>, %2
   %4 = xor <4 x i32> %1, %3
-  ; CHECK-DAG: bneg.w [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <4 x i32> %4, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bneg_v4i32
 }
 
 define void @bneg_v2i64(<2 x i64>* %c, <2 x i64>* %a, <2 x i64>* %b) nounwind {
-  ; CHECK: bneg_v2i64:
-
+; CHECK-LABEL: bneg_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($6)
+; CHECK-NEXT:    ld.d $w1, 0($5)
+; CHECK-NEXT:    bneg.d $w0, $w1, $w0
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = load <2 x i64>, <2 x i64>* %b
-  ; CHECK-DAG: ld.d [[R2:\$w[0-9]+]], 0($6)
   %3 = shl <2 x i64> <i64 1, i64 1>, %2
   %4 = xor <2 x i64> %1, %3
-  ; CHECK-DAG: bneg.d [[R3:\$w[0-9]+]], [[R1]], [[R2]]
   store <2 x i64> %4, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bneg_v2i64
 }
 
 define void @bclri_v16i8(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: bclri_v16i8:
-
+; CHECK-LABEL: bclri_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    andi.b $w0, $w0, 247
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <16 x i8> <i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8, i8  8>,
                      <i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1>
   %3 = and <16 x i8> %1, %2
   ; bclri.b and andi.b are exactly equivalent.
-  ; CHECK-DAG: andi.b [[R3:\$w[0-9]+]], [[R1]], 247
   store <16 x i8> %3, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclri_v16i8
 }
 
 define void @bclri_v8i16(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: bclri_v8i16:
-
+; CHECK-LABEL: bclri_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    bclri.h $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <8 x i16> <i16  8, i16  8, i16  8, i16  8, i16  8, i16  8, i16  8, i16  8>,
                      <i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1>
   %3 = and <8 x i16> %1, %2
-  ; CHECK-DAG: bclri.h [[R3:\$w[0-9]+]], [[R1]], 3
   store <8 x i16> %3, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclri_v8i16
 }
 
 define void @bclri_v4i32(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: bclri_v4i32:
-
+; CHECK-LABEL: bclri_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    bclri.w $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <4 x i32> <i32  8, i32  8, i32  8, i32  8>,
                      <i32 -1, i32 -1, i32 -1, i32 -1>
   %3 = and <4 x i32> %1, %2
-  ; CHECK-DAG: bclri.w [[R3:\$w[0-9]+]], [[R1]], 3
   store <4 x i32> %3, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclri_v4i32
 }
 
 define void @bclri_v2i64(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: bclri_v2i64:
-
+; CHECK-LABEL: bclri_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    bclri.d $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <2 x i64> <i64  8, i64  8>,
                      <i64 -1, i64 -1>
   %3 = and <2 x i64> %1, %2
-  ; CHECK-DAG: bclri.d [[R3:\$w[0-9]+]], [[R1]], 3
   store <2 x i64> %3, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bclri_v2i64
 }
 
 define void @bseti_v16i8(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: bseti_v16i8:
-
+; CHECK-LABEL: bseti_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    bseti.b $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = or <16 x i8> %1, <i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8>
-  ; CHECK-DAG: bseti.b [[R3:\$w[0-9]+]], [[R1]], 3
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bseti_v16i8
 }
 
 define void @bseti_v8i16(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: bseti_v8i16:
-
+; CHECK-LABEL: bseti_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    bseti.h $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = or <8 x i16> %1, <i16 8, i16 8, i16 8, i16 8, i16 8, i16 8, i16 8, i16 8>
-  ; CHECK-DAG: bseti.h [[R3:\$w[0-9]+]], [[R1]], 3
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bseti_v8i16
 }
 
 define void @bseti_v4i32(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: bseti_v4i32:
-
+; CHECK-LABEL: bseti_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    bseti.w $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = or <4 x i32> %1, <i32 8, i32 8, i32 8, i32 8>
-  ; CHECK-DAG: bseti.w [[R3:\$w[0-9]+]], [[R1]], 3
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bseti_v4i32
 }
 
 define void @bseti_v2i64(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: bseti_v2i64:
-
+; CHECK-LABEL: bseti_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    bseti.d $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = or <2 x i64> %1, <i64 8, i64 8>
-  ; CHECK-DAG: bseti.d [[R3:\$w[0-9]+]], [[R1]], 3
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bseti_v2i64
 }
 
 define void @bnegi_v16i8(<16 x i8>* %c, <16 x i8>* %a) nounwind {
-  ; CHECK: bnegi_v16i8:
-
+; CHECK-LABEL: bnegi_v16i8:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.b $w0, 0($5)
+; CHECK-NEXT:    bnegi.b $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.b $w0, 0($4)
   %1 = load <16 x i8>, <16 x i8>* %a
-  ; CHECK-DAG: ld.b [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <16 x i8> %1, <i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8>
-  ; CHECK-DAG: bnegi.b [[R3:\$w[0-9]+]], [[R1]], 3
   store <16 x i8> %2, <16 x i8>* %c
-  ; CHECK-DAG: st.b [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bnegi_v16i8
 }
 
 define void @bnegi_v8i16(<8 x i16>* %c, <8 x i16>* %a) nounwind {
-  ; CHECK: bnegi_v8i16:
-
+; CHECK-LABEL: bnegi_v8i16:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.h $w0, 0($5)
+; CHECK-NEXT:    bnegi.h $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.h $w0, 0($4)
   %1 = load <8 x i16>, <8 x i16>* %a
-  ; CHECK-DAG: ld.h [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <8 x i16> %1, <i16 8, i16 8, i16 8, i16 8, i16 8, i16 8, i16 8, i16 8>
-  ; CHECK-DAG: bnegi.h [[R3:\$w[0-9]+]], [[R1]], 3
   store <8 x i16> %2, <8 x i16>* %c
-  ; CHECK-DAG: st.h [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bnegi_v8i16
 }
 
 define void @bnegi_v4i32(<4 x i32>* %c, <4 x i32>* %a) nounwind {
-  ; CHECK: bnegi_v4i32:
-
+; CHECK-LABEL: bnegi_v4i32:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.w $w0, 0($5)
+; CHECK-NEXT:    bnegi.w $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.w $w0, 0($4)
   %1 = load <4 x i32>, <4 x i32>* %a
-  ; CHECK-DAG: ld.w [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <4 x i32> %1, <i32 8, i32 8, i32 8, i32 8>
-  ; CHECK-DAG: bnegi.w [[R3:\$w[0-9]+]], [[R1]], 3
   store <4 x i32> %2, <4 x i32>* %c
-  ; CHECK-DAG: st.w [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bnegi_v4i32
 }
 
 define void @bnegi_v2i64(<2 x i64>* %c, <2 x i64>* %a) nounwind {
-  ; CHECK: bnegi_v2i64:
-
+; CHECK-LABEL: bnegi_v2i64:
+; CHECK:       # %bb.0:
+; CHECK-NEXT:    ld.d $w0, 0($5)
+; CHECK-NEXT:    bnegi.d $w0, $w0, 3
+; CHECK-NEXT:    jr $ra
+; CHECK-NEXT:    st.d $w0, 0($4)
   %1 = load <2 x i64>, <2 x i64>* %a
-  ; CHECK-DAG: ld.d [[R1:\$w[0-9]+]], 0($5)
   %2 = xor <2 x i64> %1, <i64 8, i64 8>
-  ; CHECK-DAG: bnegi.d [[R3:\$w[0-9]+]], [[R1]], 3
   store <2 x i64> %2, <2 x i64>* %c
-  ; CHECK-DAG: st.d [[R3]], 0($4)
-
   ret void
-  ; CHECK: .size bnegi_v2i64
 }
 
 declare <16 x i8> @llvm.ctpop.v16i8(<16 x i8> %val)


        


More information about the llvm-commits mailing list