[PATCH] D86340: [AMDGPU, docs] Test commit access
Venkata Ramanaiah Nalamothu via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Mon Aug 24 02:18:00 PDT 2020
RamNalamothu updated this revision to Diff 287314.
RamNalamothu added a comment.
Another attempt to update title. New to arcanist :)
Repository:
rG LLVM Github Monorepo
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D86340/new/
https://reviews.llvm.org/D86340
Files:
llvm/docs/AMDGPUDwarfExtensionsForHeterogeneousDebugging.rst
Index: llvm/docs/AMDGPUDwarfExtensionsForHeterogeneousDebugging.rst
===================================================================
--- llvm/docs/AMDGPUDwarfExtensionsForHeterogeneousDebugging.rst
+++ llvm/docs/AMDGPUDwarfExtensionsForHeterogeneousDebugging.rst
@@ -106,7 +106,7 @@
support for optimized code on any architecture. Some of the generalizations may
also benefit other issues that have been raised.
-The extensions have evolved though collaboration with many individuals and
+The extensions have evolved through collaboration with many individuals and
active prototyping within the GDB debugger and LLVM compiler. Input has also
been very much appreciated from the developers working on the Perforce TotalView
HPC Debugger and GCC compiler.
@@ -147,7 +147,7 @@
the whole vector register, rather than a separate expression for each lane's
dword of the vector register. It also allows the compiler to produce DWARF
that indexes the vector register if it spills scalar registers into portions
-of a vector registers.
+of a vector register.
Since DWARF stack value entries have a base type and AMDGPU registers are a
vector of dwords, the ability to specify that a base type is a vector is
-------------- next part --------------
A non-text attachment was scrubbed...
Name: D86340.287314.patch
Type: text/x-patch
Size: 1216 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20200824/ef2cbd56/attachment.bin>
More information about the llvm-commits
mailing list