[llvm] r359941 - [x86] add tests for fneg IR with undef; NFC
Sanjay Patel via llvm-commits
llvm-commits at lists.llvm.org
Fri May 3 15:47:29 PDT 2019
Author: spatel
Date: Fri May 3 15:47:29 2019
New Revision: 359941
URL: http://llvm.org/viewvc/llvm-project?rev=359941&view=rev
Log:
[x86] add tests for fneg IR with undef; NFC
Modified:
llvm/trunk/test/CodeGen/X86/vec_fneg.ll
Modified: llvm/trunk/test/CodeGen/X86/vec_fneg.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/vec_fneg.ll?rev=359941&r1=359940&r2=359941&view=diff
==============================================================================
--- llvm/trunk/test/CodeGen/X86/vec_fneg.ll (original)
+++ llvm/trunk/test/CodeGen/X86/vec_fneg.ll Fri May 3 15:47:29 2019
@@ -17,7 +17,7 @@ define <4 x float> @t1(<4 x float> %Q) n
; X64-SSE: # %bb.0:
; X64-SSE-NEXT: xorps {{.*}}(%rip), %xmm0
; X64-SSE-NEXT: retq
- %tmp = fsub <4 x float> < float -0.000000e+00, float -0.000000e+00, float -0.000000e+00, float -0.000000e+00 >, %Q
+ %tmp = fsub <4 x float> <float -0.0, float -0.0, float -0.0, float -0.0>, %Q
ret <4 x float> %tmp
}
@@ -53,6 +53,36 @@ define float @scalar_fsub_neg0_undef(flo
ret float %r
}
+define float @scalar_fneg_undef(float %x) nounwind {
+; X32-SSE1-LABEL: scalar_fneg_undef:
+; X32-SSE1: # %bb.0:
+; X32-SSE1-NEXT: pushl %eax
+; X32-SSE1-NEXT: xorps {{\.LCPI.*}}, %xmm0
+; X32-SSE1-NEXT: movss %xmm0, (%esp)
+; X32-SSE1-NEXT: flds (%esp)
+; X32-SSE1-NEXT: popl %eax
+; X32-SSE1-NEXT: retl
+;
+; X32-SSE2-LABEL: scalar_fneg_undef:
+; X32-SSE2: # %bb.0:
+; X32-SSE2-NEXT: pushl %eax
+; X32-SSE2-NEXT: movss %xmm0, (%esp)
+; X32-SSE2-NEXT: flds (%esp)
+; X32-SSE2-NEXT: popl %eax
+; X32-SSE2-NEXT: retl
+;
+; X64-SSE1-LABEL: scalar_fneg_undef:
+; X64-SSE1: # %bb.0:
+; X64-SSE1-NEXT: xorps {{.*}}(%rip), %xmm0
+; X64-SSE1-NEXT: retq
+;
+; X64-SSE2-LABEL: scalar_fneg_undef:
+; X64-SSE2: # %bb.0:
+; X64-SSE2-NEXT: retq
+ %r = fneg float undef
+ ret float %r
+}
+
define <4 x float> @fsub_neg0_undef(<4 x float> %Q) nounwind {
; X32-SSE1-LABEL: fsub_neg0_undef:
; X32-SSE1: # %bb.0:
@@ -71,8 +101,30 @@ define <4 x float> @fsub_neg0_undef(<4 x
; X64-SSE2-LABEL: fsub_neg0_undef:
; X64-SSE2: # %bb.0:
; X64-SSE2-NEXT: retq
- %tmp = fsub <4 x float> < float -0.000000e+00, float -0.000000e+00, float -0.000000e+00, float -0.000000e+00 >, undef
- ret <4 x float> %tmp
+ %r = fsub <4 x float> <float -0.0, float -0.0, float -0.0, float -0.0>, undef
+ ret <4 x float> %r
+}
+
+define <4 x float> @fneg_undef(<4 x float> %Q) nounwind {
+; X32-SSE1-LABEL: fneg_undef:
+; X32-SSE1: # %bb.0:
+; X32-SSE1-NEXT: xorps {{\.LCPI.*}}, %xmm0
+; X32-SSE1-NEXT: retl
+;
+; X32-SSE2-LABEL: fneg_undef:
+; X32-SSE2: # %bb.0:
+; X32-SSE2-NEXT: retl
+;
+; X64-SSE1-LABEL: fneg_undef:
+; X64-SSE1: # %bb.0:
+; X64-SSE1-NEXT: xorps {{.*}}(%rip), %xmm0
+; X64-SSE1-NEXT: retq
+;
+; X64-SSE2-LABEL: fneg_undef:
+; X64-SSE2: # %bb.0:
+; X64-SSE2-NEXT: retq
+ %r = fneg <4 x float> undef
+ ret <4 x float> %r
}
define <4 x float> @fsub_neg0_undef_elts_undef(<4 x float> %x) {
More information about the llvm-commits
mailing list