[PATCH] D57735: [X86] Add FPCW as a register and start using it as an implicit use on floating point instructions.
Craig Topper via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Wed Feb 6 12:53:07 PST 2019
craig.topper marked an inline comment as done.
craig.topper added inline comments.
================
Comment at: test/CodeGen/X86/pr34080.ll:73
; SSE2-SCHEDULE-NEXT: fldcw -2(%rbp)
-; SSE2-SCHEDULE-NEXT: fmul %st, %st(1)
; SSE2-SCHEDULE-NEXT: movw %ax, -2(%rbp)
----------------
This looks like we were still miscompiling this test despite this bug being closed
CHANGES SINCE LAST ACTION
https://reviews.llvm.org/D57735/new/
https://reviews.llvm.org/D57735
More information about the llvm-commits
mailing list