[llvm] r330831 - [AArch64][GlobalISel] Implement selection for the llvm.trap intrinsic.
Amara Emerson via llvm-commits
llvm-commits at lists.llvm.org
Wed Apr 25 07:43:59 PDT 2018
Author: aemerson
Date: Wed Apr 25 07:43:59 2018
New Revision: 330831
URL: http://llvm.org/viewvc/llvm-project?rev=330831&view=rev
Log:
[AArch64][GlobalISel] Implement selection for the llvm.trap intrinsic.
rdar://38674040
Added:
llvm/trunk/test/CodeGen/AArch64/GlobalISel/select-trap.mir
Modified:
llvm/trunk/lib/Target/AArch64/AArch64InstructionSelector.cpp
Modified: llvm/trunk/lib/Target/AArch64/AArch64InstructionSelector.cpp
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/AArch64/AArch64InstructionSelector.cpp?rev=330831&r1=330830&r2=330831&view=diff
==============================================================================
--- llvm/trunk/lib/Target/AArch64/AArch64InstructionSelector.cpp (original)
+++ llvm/trunk/lib/Target/AArch64/AArch64InstructionSelector.cpp Wed Apr 25 07:43:59 2018
@@ -1466,6 +1466,15 @@ bool AArch64InstructionSelector::select(
case TargetOpcode::G_VASTART:
return STI.isTargetDarwin() ? selectVaStartDarwin(I, MF, MRI)
: selectVaStartAAPCS(I, MF, MRI);
+ case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
+ if (!I.getOperand(0).isIntrinsicID())
+ return false;
+ if (I.getOperand(0).getIntrinsicID() != Intrinsic::trap)
+ return false;
+ BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::BRK))
+ .addImm(1);
+ I.eraseFromParent();
+ return true;
case TargetOpcode::G_IMPLICIT_DEF:
I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
Added: llvm/trunk/test/CodeGen/AArch64/GlobalISel/select-trap.mir
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/AArch64/GlobalISel/select-trap.mir?rev=330831&view=auto
==============================================================================
--- llvm/trunk/test/CodeGen/AArch64/GlobalISel/select-trap.mir (added)
+++ llvm/trunk/test/CodeGen/AArch64/GlobalISel/select-trap.mir Wed Apr 25 07:43:59 2018
@@ -0,0 +1,32 @@
+# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
+# RUN: llc -mtriple=aarch64-- -run-pass=instruction-select -verify-machineinstrs -global-isel %s -o - | FileCheck %s
+--- |
+ target datalayout = "e-m:e-i8:8:32-i16:16:32-i64:64-i128:128-n32:64-S128"
+ target triple = "aarch64"
+
+ ; Function Attrs: noreturn nounwind
+ declare void @llvm.trap() #0
+
+ define void @foo() {
+ call void @llvm.trap()
+ ret void
+ }
+
+ attributes #0 = { noreturn nounwind }
+
+...
+---
+name: foo
+alignment: 2
+legalized: true
+regBankSelected: true
+tracksRegLiveness: true
+body: |
+ bb.1 (%ir-block.0):
+ ; CHECK-LABEL: name: foo
+ ; CHECK: BRK 1
+ ; CHECK: RET_ReallyLR
+ G_INTRINSIC_W_SIDE_EFFECTS intrinsic(@llvm.trap)
+ RET_ReallyLR
+
+...
More information about the llvm-commits
mailing list