[PATCH] D37205: AMDGPU: Make worst-case assumption about the wait states in inline assembly

Phabricator via Phabricator via llvm-commits llvm-commits at lists.llvm.org
Wed Sep 6 06:51:44 PDT 2017


This revision was automatically updated to reflect the committed changes.
Closed by commit rL312635: AMDGPU: Make worst-case assumption about the wait states in inline assembly (authored by nha).

Repository:
  rL LLVM

https://reviews.llvm.org/D37205

Files:
  llvm/trunk/lib/Target/AMDGPU/GCNHazardRecognizer.cpp
  llvm/trunk/test/CodeGen/AMDGPU/hazard.mir


Index: llvm/trunk/lib/Target/AMDGPU/GCNHazardRecognizer.cpp
===================================================================
--- llvm/trunk/lib/Target/AMDGPU/GCNHazardRecognizer.cpp
+++ llvm/trunk/lib/Target/AMDGPU/GCNHazardRecognizer.cpp
@@ -225,7 +225,8 @@
         return WaitStates;
 
       unsigned Opcode = MI->getOpcode();
-      if (Opcode == AMDGPU::DBG_VALUE || Opcode == AMDGPU::IMPLICIT_DEF)
+      if (Opcode == AMDGPU::DBG_VALUE || Opcode == AMDGPU::IMPLICIT_DEF ||
+          Opcode == AMDGPU::INLINEASM)
         continue;
     }
     ++WaitStates;
Index: llvm/trunk/test/CodeGen/AMDGPU/hazard.mir
===================================================================
--- llvm/trunk/test/CodeGen/AMDGPU/hazard.mir
+++ llvm/trunk/test/CodeGen/AMDGPU/hazard.mir
@@ -1,6 +1,7 @@
 # RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs -run-pass post-RA-hazard-rec %s -o - | FileCheck -check-prefix=GCN -check-prefix=VI %s
 # RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs -run-pass post-RA-hazard-rec %s -o - | FileCheck -check-prefix=GCN -check-prefix=GFX9 %s
 
+# GCN-LABEL: name: hazard_implicit_def
 # GCN:    bb.0.entry:
 # GCN:      %m0 = S_MOV_B32
 # GFX9:     S_NOP 0
@@ -29,3 +30,31 @@
     SI_RETURN_TO_EPILOG killed %vgpr5, killed %vgpr0
 
 ...
+
+# GCN-LABEL: name: hazard_inlineasm
+# GCN:    bb.0.entry:
+# GCN:      %m0 = S_MOV_B32
+# GFX9:     S_NOP 0
+# VI-NOT:   S_NOP_0
+# GCN:      V_INTERP_P1_F32
+---
+name:            hazard_inlineasm
+alignment:       0
+exposesReturnsTwice: false
+legalized:       false
+regBankSelected: false
+selected:        false
+tracksRegLiveness: true
+registers:
+liveins:
+  - { reg: '%sgpr7', virtual-reg: '' }
+  - { reg: '%vgpr4', virtual-reg: '' }
+body:             |
+  bb.0.entry:
+    liveins: %sgpr7, %vgpr4
+
+    %m0 = S_MOV_B32 killed %sgpr7
+    INLINEASM $"; no-op", 1, 327690, def %vgpr5
+    %vgpr0 = V_INTERP_P1_F32 killed %vgpr4, 0, 0, implicit %m0, implicit %exec
+    SI_RETURN_TO_EPILOG killed %vgpr5, killed %vgpr0
+...


-------------- next part --------------
A non-text attachment was scrubbed...
Name: D37205.114003.patch
Type: text/x-patch
Size: 2025 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20170906/c7a365ed/attachment.bin>


More information about the llvm-commits mailing list