[PATCH] D31993: [AMDGPU] Combine DS operations with offsets bigger than byte
Stanislav Mekhanoshin via Phabricator via llvm-commits
llvm-commits at lists.llvm.org
Thu Apr 13 14:41:32 PDT 2017
rampitec marked an inline comment as done.
rampitec added inline comments.
================
Comment at: llvm/trunk/lib/Target/AMDGPU/SILoadStoreOptimizer.cpp:387-389
+ *BuildMI(*MBB, CI.Paired, DL, TII->get(AMDGPU::V_ADD_I32_e32), BaseReg)
+ .addImm(CI.BaseOff)
+ .addReg(AddrReg->getReg());
----------------
arsenm wrote:
> This should use the e64 version with an unused carry. We should add a helper to TII to emit this since it will change with GFX9
Matt, I doubt we should use e64 version here. It does not accept immediate, which effectively would require one more SGPR and one more mov. A vcc thrashing seems to be less issue.
Repository:
rL LLVM
https://reviews.llvm.org/D31993
More information about the llvm-commits
mailing list