[PATCH] D25080: [AArch64] Support 16 bit FP in inline asm register selection

Amara Emerson via llvm-commits llvm-commits at lists.llvm.org
Mon Nov 7 07:52:00 PST 2016


This revision was automatically updated to reflect the committed changes.
Closed by commit rL286111: This patch adds support for 16 bit floating point registers to the inline asm… (authored by aemerson).

Changed prior to commit:
  https://reviews.llvm.org/D25080?vs=74449&id=77038#toc

Repository:
  rL LLVM

https://reviews.llvm.org/D25080

Files:
  llvm/trunk/lib/Target/AArch64/AArch64ISelLowering.cpp
  llvm/trunk/test/CodeGen/AArch64/neon-inline-asm-16-bit-fp.ll


Index: llvm/trunk/test/CodeGen/AArch64/neon-inline-asm-16-bit-fp.ll
===================================================================
--- llvm/trunk/test/CodeGen/AArch64/neon-inline-asm-16-bit-fp.ll
+++ llvm/trunk/test/CodeGen/AArch64/neon-inline-asm-16-bit-fp.ll
@@ -0,0 +1,20 @@
+; RUN: llc -mtriple=aarch64-none-linux-gnu -mattr=+neon < %s | FileCheck %s
+
+; generated from
+; __fp16 test(__fp16 a1, __fp16 a2) {
+;    __fp16 res0;
+;    __asm__("sqrshl %h[__res], %h[__A], %h[__B]"
+;             : [__res] "=w" (res0)
+;             : [__A] "w" (a1), [__B] "w" (a2)
+;             :
+;             );
+;    return res0;
+;}
+
+; Function Attrs: nounwind readnone
+define half @test(half %a1, half %a2) #0 {
+entry:
+  ;CHECK: sqrshl {{h[0-9]+}}, {{h[0-9]+}}, {{h[0-9]+}}
+  %0 = tail call half asm "sqrshl ${0:h}, ${1:h}, ${2:h}", "=w,w,w" (half %a1, half %a2) #1
+  ret half %0
+}
Index: llvm/trunk/lib/Target/AArch64/AArch64ISelLowering.cpp
===================================================================
--- llvm/trunk/lib/Target/AArch64/AArch64ISelLowering.cpp
+++ llvm/trunk/lib/Target/AArch64/AArch64ISelLowering.cpp
@@ -4780,6 +4780,8 @@
         return std::make_pair(0U, &AArch64::GPR64commonRegClass);
       return std::make_pair(0U, &AArch64::GPR32commonRegClass);
     case 'w':
+      if (VT.getSizeInBits() == 16)
+        return std::make_pair(0U, &AArch64::FPR16RegClass);
       if (VT.getSizeInBits() == 32)
         return std::make_pair(0U, &AArch64::FPR32RegClass);
       if (VT.getSizeInBits() == 64)


-------------- next part --------------
A non-text attachment was scrubbed...
Name: D25080.77038.patch
Type: text/x-patch
Size: 1537 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20161107/7e43d5bd/attachment.bin>


More information about the llvm-commits mailing list