[PATCH] D24259: [mips] Disable the TImode shift libcalls for 32-bit targets.

Vasileios Kalintiris via llvm-commits llvm-commits at lists.llvm.org
Wed Sep 7 03:09:51 PDT 2016


This revision was automatically updated to reflect the committed changes.
Closed by commit rL280798: [mips] Disable the TImode shift libcalls for 32-bit targets. (authored by vkalintiris).

Changed prior to commit:
  https://reviews.llvm.org/D24259?vs=70411&id=70514#toc

Repository:
  rL LLVM

https://reviews.llvm.org/D24259

Files:
  llvm/trunk/lib/Target/Mips/MipsISelLowering.cpp
  llvm/trunk/test/CodeGen/Mips/llvm-ir/ashr.ll
  llvm/trunk/test/CodeGen/Mips/llvm-ir/lshr.ll
  llvm/trunk/test/CodeGen/Mips/llvm-ir/shl.ll

Index: llvm/trunk/lib/Target/Mips/MipsISelLowering.cpp
===================================================================
--- llvm/trunk/lib/Target/Mips/MipsISelLowering.cpp
+++ llvm/trunk/lib/Target/Mips/MipsISelLowering.cpp
@@ -426,6 +426,13 @@
   setTargetDAGCombine(ISD::ADD);
   setTargetDAGCombine(ISD::AssertZext);
 
+  if (ABI.IsO32()) {
+    // These libcalls are not available in 32-bit.
+    setLibcallName(RTLIB::SHL_I128, nullptr);
+    setLibcallName(RTLIB::SRL_I128, nullptr);
+    setLibcallName(RTLIB::SRA_I128, nullptr);
+  }
+
   setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
 
   // The arguments on the stack are defined in terms of 4-byte slots on O32
Index: llvm/trunk/test/CodeGen/Mips/llvm-ir/lshr.ll
===================================================================
--- llvm/trunk/test/CodeGen/Mips/llvm-ir/lshr.ll
+++ llvm/trunk/test/CodeGen/Mips/llvm-ir/lshr.ll
@@ -153,7 +153,9 @@
 entry:
 ; ALL-LABEL: lshr_i128:
 
-  ; GP32:         lw      $25, %call16(__lshrti3)($gp)
+  ; o32 shouldn't use TImode helpers.
+  ; GP32-NOT:       lw        $25, %call16(__lshrti3)($gp)
+  ; MM-NOT:         lw        $25, %call16(__lshrti3)($2)
 
   ; M3:             sll       $[[T0:[0-9]+]], $7, 0
   ; M3:             dsrlv     $[[T1:[0-9]+]], $4, $7
@@ -200,8 +202,6 @@
   ; 64R6:           jr        $ra
   ; 64R6:           seleqz    $2, $[[T9]], $[[T7]]
 
-  ; MM:             lw        $25, %call16(__lshrti3)($2)
-
   %r = lshr i128 %a, %b
   ret i128 %r
 }
Index: llvm/trunk/test/CodeGen/Mips/llvm-ir/ashr.ll
===================================================================
--- llvm/trunk/test/CodeGen/Mips/llvm-ir/ashr.ll
+++ llvm/trunk/test/CodeGen/Mips/llvm-ir/ashr.ll
@@ -162,7 +162,9 @@
 entry:
 ; ALL-LABEL: ashr_i128:
 
-  ; GP32:           lw        $25, %call16(__ashrti3)($gp)
+  ; o32 shouldn't use TImode helpers.
+  ; GP32-NOT:       lw        $25, %call16(__ashrti3)($gp)
+  ; MM-NOT:         lw        $25, %call16(__ashrti3)($2)
 
   ; M3:             sll       $[[T0:[0-9]+]], $7, 0
   ; M3:             dsrav     $[[T1:[0-9]+]], $4, $7
@@ -213,8 +215,6 @@
   ; 64R6:           jr        $ra
   ; 64R6:           or        $3, $[[T13]], $[[T12]]
 
-  ; MM:             lw        $25, %call16(__ashrti3)($2)
-
   %r = ashr i128 %a, %b
   ret i128 %r
 }
Index: llvm/trunk/test/CodeGen/Mips/llvm-ir/shl.ll
===================================================================
--- llvm/trunk/test/CodeGen/Mips/llvm-ir/shl.ll
+++ llvm/trunk/test/CodeGen/Mips/llvm-ir/shl.ll
@@ -169,7 +169,9 @@
 entry:
 ; ALL-LABEL: shl_i128:
 
-  ; GP32:           lw        $25, %call16(__ashlti3)($gp)
+  ; o32 shouldn't use TImode helpers.
+  ; GP32-NOT:       lw        $25, %call16(__ashlti3)($gp)
+  ; MM-NOT:         lw        $25, %call16(__ashlti3)($2)
 
   ; M3:             sll       $[[T0:[0-9]+]], $7, 0
   ; M3:             dsllv     $[[T1:[0-9]+]], $5, $7
@@ -216,8 +218,6 @@
   ; 64R6:           jr        $ra
   ; 64R6:           seleqz    $3, $[[T9]], $[[T7]]
 
-  ; MM:             lw        $25, %call16(__ashlti3)($2)
-
   %r = shl i128 %a, %b
   ret i128 %r
 }


-------------- next part --------------
A non-text attachment was scrubbed...
Name: D24259.70514.patch
Type: text/x-patch
Size: 3117 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20160907/9fc3f54e/attachment.bin>


More information about the llvm-commits mailing list