[PATCH] D23850: MIRParser/MachineFuncProperties: Rename AllVRegsAllocated->NoVRegs, compute it

Phabricator via llvm-commits llvm-commits at lists.llvm.org
Wed Aug 24 18:35:39 PDT 2016


This revision was automatically updated to reflect the committed changes.
Closed by commit rL279698: MachineFunctionProperties/MIRParser: Rename AllVRegsAllocated->NoVRegs… (authored by matze).

Changed prior to commit:
  https://reviews.llvm.org/D23850?vs=69160&id=69192#toc

Repository:
  rL LLVM

https://reviews.llvm.org/D23850

Files:
  llvm/trunk/include/llvm/CodeGen/MIRYamlMapping.h
  llvm/trunk/include/llvm/CodeGen/MachineFunction.h
  llvm/trunk/lib/CodeGen/ExecutionDepsFix.cpp
  llvm/trunk/lib/CodeGen/FuncletLayout.cpp
  llvm/trunk/lib/CodeGen/IfConversion.cpp
  llvm/trunk/lib/CodeGen/ImplicitNullChecks.cpp
  llvm/trunk/lib/CodeGen/LiveDebugValues.cpp
  llvm/trunk/lib/CodeGen/MIRParser/MIRParser.cpp
  llvm/trunk/lib/CodeGen/MIRPrinter.cpp
  llvm/trunk/lib/CodeGen/MachineCopyPropagation.cpp
  llvm/trunk/lib/CodeGen/MachineFunction.cpp
  llvm/trunk/lib/CodeGen/MachineVerifier.cpp
  llvm/trunk/lib/CodeGen/PatchableFunction.cpp
  llvm/trunk/lib/CodeGen/PostRASchedulerList.cpp
  llvm/trunk/lib/CodeGen/PrologEpilogInserter.cpp
  llvm/trunk/lib/CodeGen/RegAllocFast.cpp
  llvm/trunk/lib/CodeGen/StackMapLivenessAnalysis.cpp
  llvm/trunk/lib/CodeGen/VirtRegMap.cpp
  llvm/trunk/lib/Target/AArch64/AArch64A53Fix835769.cpp
  llvm/trunk/lib/Target/AArch64/AArch64A57FPLoadBalancing.cpp
  llvm/trunk/lib/Target/AArch64/AArch64CollectLOH.cpp
  llvm/trunk/lib/Target/AArch64/AArch64DeadRegisterDefinitionsPass.cpp
  llvm/trunk/lib/Target/AArch64/AArch64LoadStoreOptimizer.cpp
  llvm/trunk/lib/Target/AArch64/AArch64RedundantCopyElimination.cpp
  llvm/trunk/lib/Target/ARM/ARMConstantIslandPass.cpp
  llvm/trunk/lib/Target/ARM/ARMExpandPseudoInsts.cpp
  llvm/trunk/lib/Target/ARM/ARMLoadStoreOptimizer.cpp
  llvm/trunk/lib/Target/ARM/ARMOptimizeBarriersPass.cpp
  llvm/trunk/lib/Target/ARM/Thumb2ITBlockPass.cpp
  llvm/trunk/lib/Target/ARM/Thumb2SizeReduction.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonCFGOptimizer.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonCopyToCombine.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonFixupHwLoops.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonFrameLowering.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonGenMux.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonNewValueJump.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonRDFOpt.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonSplitConst32AndConst64.cpp
  llvm/trunk/lib/Target/Hexagon/HexagonVLIWPacketizer.cpp
  llvm/trunk/lib/Target/Lanai/LanaiDelaySlotFiller.cpp
  llvm/trunk/lib/Target/Lanai/LanaiMemAluCombiner.cpp
  llvm/trunk/lib/Target/MSP430/MSP430BranchSelector.cpp
  llvm/trunk/lib/Target/Mips/MipsConstantIslandPass.cpp
  llvm/trunk/lib/Target/Mips/MipsDelaySlotFiller.cpp
  llvm/trunk/lib/Target/Mips/MipsHazardSchedule.cpp
  llvm/trunk/lib/Target/Mips/MipsLongBranch.cpp
  llvm/trunk/lib/Target/PowerPC/PPCBranchSelector.cpp
  llvm/trunk/lib/Target/PowerPC/PPCEarlyReturn.cpp
  llvm/trunk/lib/Target/Sparc/DelaySlotFiller.cpp
  llvm/trunk/lib/Target/SystemZ/SystemZElimCompare.cpp
  llvm/trunk/lib/Target/SystemZ/SystemZLongBranch.cpp
  llvm/trunk/lib/Target/SystemZ/SystemZShortenInst.cpp
  llvm/trunk/lib/Target/WebAssembly/WebAssemblyTargetMachine.cpp
  llvm/trunk/lib/Target/X86/X86ExpandPseudo.cpp
  llvm/trunk/lib/Target/X86/X86FixupBWInsts.cpp
  llvm/trunk/lib/Target/X86/X86FixupLEAs.cpp
  llvm/trunk/lib/Target/X86/X86FloatingPoint.cpp
  llvm/trunk/lib/Target/X86/X86PadShortFunction.cpp
  llvm/trunk/lib/Target/X86/X86VZeroUpper.cpp
  llvm/trunk/lib/Target/XCore/XCoreFrameToArgsOffsetElim.cpp
  llvm/trunk/test/CodeGen/AArch64/ldst-opt-dbg-limit.mir
  llvm/trunk/test/CodeGen/AArch64/movimm-wzr.mir
  llvm/trunk/test/CodeGen/ARM/ARMLoadStoreDBG.mir
  llvm/trunk/test/CodeGen/Hexagon/ifcvt-impuse-livein.mir
  llvm/trunk/test/CodeGen/MIR/AArch64/inst-size-tlsdesc-callseq.mir
  llvm/trunk/test/CodeGen/MIR/AArch64/machine-dead-copy.mir
  llvm/trunk/test/CodeGen/MIR/ARM/sched-it-debug-nodes.mir
  llvm/trunk/test/CodeGen/MIR/Hexagon/anti-dep-partial.mir
  llvm/trunk/test/CodeGen/MIR/Lanai/peephole-compare.mir
  llvm/trunk/test/CodeGen/PowerPC/aantidep-def-ec.mir
  llvm/trunk/test/CodeGen/PowerPC/addisdtprelha-nonr3.mir
  llvm/trunk/test/CodeGen/PowerPC/opt-sub-inst-cr0-live.mir
  llvm/trunk/test/CodeGen/X86/eflags-copy-expansion.mir
  llvm/trunk/test/CodeGen/X86/fixup-bw-copy.mir
  llvm/trunk/test/CodeGen/X86/implicit-null-checks.mir
  llvm/trunk/test/CodeGen/X86/machine-copy-prop.mir
  llvm/trunk/test/CodeGen/X86/pr27681.mir
  llvm/trunk/test/DebugInfo/MIR/X86/live-debug-values-3preds.mir
  llvm/trunk/test/DebugInfo/MIR/X86/live-debug-values.mir

-------------- next part --------------
A non-text attachment was scrubbed...
Name: D23850.69192.patch
Type: text/x-patch
Size: 49867 bytes
Desc: not available
URL: <http://lists.llvm.org/pipermail/llvm-commits/attachments/20160825/1a927097/attachment-0001.bin>


More information about the llvm-commits mailing list