[llvm] r269134 - auto-generate checks

Sanjay Patel via llvm-commits llvm-commits at lists.llvm.org
Tue May 10 15:33:26 PDT 2016


Author: spatel
Date: Tue May 10 17:33:26 2016
New Revision: 269134

URL: http://llvm.org/viewvc/llvm-project?rev=269134&view=rev
Log:
auto-generate checks

Modified:
    llvm/trunk/test/CodeGen/X86/rem.ll

Modified: llvm/trunk/test/CodeGen/X86/rem.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/rem.ll?rev=269134&r1=269133&r2=269134&view=diff
==============================================================================
--- llvm/trunk/test/CodeGen/X86/rem.ll (original)
+++ llvm/trunk/test/CodeGen/X86/rem.ll Tue May 10 17:33:26 2016
@@ -1,37 +1,84 @@
-; RUN: llc < %s -march=x86 | FileCheck %s
+; NOTE: Assertions have been autogenerated by utils/update_test_checks.py
+; RUN: llc < %s -mtriple=i386-unknown-unknown | FileCheck %s
 
-; CHECK-LABEL: test1:
-; CHECK-NOT: div
 define i32 @test1(i32 %X) {
-        %tmp1 = srem i32 %X, 255                ; <i32> [#uses=1]
-        ret i32 %tmp1
+; CHECK-LABEL: test1:
+; CHECK:       # BB#0:
+; CHECK-NEXT:    movl {{[0-9]+}}(%esp), %ecx
+; CHECK-NEXT:    movl $-2139062143, %edx # imm = 0xFFFFFFFF80808081
+; CHECK-NEXT:    movl %ecx, %eax
+; CHECK-NEXT:    imull %edx
+; CHECK-NEXT:    addl %ecx, %edx
+; CHECK-NEXT:    movl %edx, %eax
+; CHECK-NEXT:    shrl $31, %eax
+; CHECK-NEXT:    sarl $7, %edx
+; CHECK-NEXT:    addl %eax, %edx
+; CHECK-NEXT:    movl %edx, %eax
+; CHECK-NEXT:    shll $8, %eax
+; CHECK-NEXT:    subl %edx, %eax
+; CHECK-NEXT:    subl %eax, %ecx
+; CHECK-NEXT:    movl %ecx, %eax
+; CHECK-NEXT:    retl
+;
+  %tmp1 = srem i32 %X, 255
+  ret i32 %tmp1
 }
 
-; CHECK-LABEL: test2:
-; CHECK-NOT: div
 define i32 @test2(i32 %X) {
-        %tmp1 = srem i32 %X, 256                ; <i32> [#uses=1]
-        ret i32 %tmp1
+; CHECK-LABEL: test2:
+; CHECK:       # BB#0:
+; CHECK-NEXT:    movl {{[0-9]+}}(%esp), %eax
+; CHECK-NEXT:    movl %eax, %ecx
+; CHECK-NEXT:    sarl $31, %ecx
+; CHECK-NEXT:    shrl $24, %ecx
+; CHECK-NEXT:    addl %eax, %ecx
+; CHECK-NEXT:    andl $-256, %ecx
+; CHECK-NEXT:    subl %ecx, %eax
+; CHECK-NEXT:    retl
+;
+  %tmp1 = srem i32 %X, 256
+  ret i32 %tmp1
 }
 
-; CHECK-LABEL: test3:
-; CHECK-NOT: div
 define i32 @test3(i32 %X) {
-        %tmp1 = urem i32 %X, 255                ; <i32> [#uses=1]
-        ret i32 %tmp1
+; CHECK-LABEL: test3:
+; CHECK:       # BB#0:
+; CHECK-NEXT:    movl {{[0-9]+}}(%esp), %ecx
+; CHECK-NEXT:    movl $-2139062143, %edx # imm = 0xFFFFFFFF80808081
+; CHECK-NEXT:    movl %ecx, %eax
+; CHECK-NEXT:    mull %edx
+; CHECK-NEXT:    shrl $7, %edx
+; CHECK-NEXT:    movl %edx, %eax
+; CHECK-NEXT:    shll $8, %eax
+; CHECK-NEXT:    subl %edx, %eax
+; CHECK-NEXT:    subl %eax, %ecx
+; CHECK-NEXT:    movl %ecx, %eax
+; CHECK-NEXT:    retl
+;
+  %tmp1 = urem i32 %X, 255
+  ret i32 %tmp1
 }
 
-; CHECK-LABEL: test4:
-; CHECK-NOT: div
 define i32 @test4(i32 %X) {
-        %tmp1 = urem i32 %X, 256                ; <i32> [#uses=1]
-        ret i32 %tmp1
+; CHECK-LABEL: test4:
+; CHECK:       # BB#0:
+; CHECK-NEXT:    movzbl {{[0-9]+}}(%esp), %eax
+; CHECK-NEXT:    retl
+;
+  %tmp1 = urem i32 %X, 256
+  ret i32 %tmp1
 }
 
-; CHECK-LABEL: test5:
-; CHECK-NOT: cltd
 define i32 @test5(i32 %X) nounwind readnone {
+; CHECK-LABEL: test5:
+; CHECK:       # BB#0: # %entry
+; CHECK-NEXT:    movl $41, %eax
+; CHECK-NEXT:    xorl %edx, %edx
+; CHECK-NEXT:    idivl {{[0-9]+}}(%esp)
+; CHECK-NEXT:    movl %edx, %eax
+; CHECK-NEXT:    retl
+;
 entry:
-	%0 = srem i32 41, %X
-	ret i32 %0
+  %0 = srem i32 41, %X
+  ret i32 %0
 }




More information about the llvm-commits mailing list