[llvm] r234561 - [PowerPC] Don't crash on PPC32 i64 fp_to_uint on modern cores
Hal Finkel
hfinkel at anl.gov
Thu Apr 9 20:39:01 PDT 2015
Author: hfinkel
Date: Thu Apr 9 22:39:00 2015
New Revision: 234561
URL: http://llvm.org/viewvc/llvm-project?rev=234561&view=rev
Log:
[PowerPC] Don't crash on PPC32 i64 fp_to_uint on modern cores
When we have an instruction for this (and, thus, don't generate a runtime
call), we need to custom type legalize this (in a trivial way, just as we do
for fp_to_sint).
Fixes PR23173.
Added:
llvm/trunk/test/CodeGen/PowerPC/f32-to-i64.ll
Modified:
llvm/trunk/lib/Target/PowerPC/PPCISelLowering.cpp
Modified: llvm/trunk/lib/Target/PowerPC/PPCISelLowering.cpp
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PowerPC/PPCISelLowering.cpp?rev=234561&r1=234560&r2=234561&view=diff
==============================================================================
--- llvm/trunk/lib/Target/PowerPC/PPCISelLowering.cpp (original)
+++ llvm/trunk/lib/Target/PowerPC/PPCISelLowering.cpp Thu Apr 9 22:39:00 2015
@@ -7702,6 +7702,7 @@ void PPCTargetLowering::ReplaceNodeResul
return;
}
case ISD::FP_TO_SINT:
+ case ISD::FP_TO_UINT:
// LowerFP_TO_INT() can only handle f32 and f64.
if (N->getOperand(0).getValueType() == MVT::ppcf128)
return;
Added: llvm/trunk/test/CodeGen/PowerPC/f32-to-i64.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/PowerPC/f32-to-i64.ll?rev=234561&view=auto
==============================================================================
--- llvm/trunk/test/CodeGen/PowerPC/f32-to-i64.ll (added)
+++ llvm/trunk/test/CodeGen/PowerPC/f32-to-i64.ll Thu Apr 9 22:39:00 2015
@@ -0,0 +1,23 @@
+; RUN: llc < %s | FileCheck %s
+target datalayout = "E-m:e-p:32:32-i64:64-n32"
+target triple = "powerpc-unknown-unknown"
+
+; Function Attrs: nounwind
+define i64 @testullf(float %arg) #0 {
+entry:
+ %arg.addr = alloca float, align 4
+ store float %arg, float* %arg.addr, align 4
+ %0 = load float, float* %arg.addr, align 4
+ %conv = fptoui float %0 to i64
+ ret i64 %conv
+
+; CHECK-LABEL: @testullf
+; CHECK: fctiduz [[REG1:[0-9]+]], 1
+; CHECK: stfd [[REG1]], [[OFF:[0-9]+]](1)
+; CHECK-DAG: lwz 3, [[OFF]](1)
+; CHECK-DAG: lwz 4, {{[0-9]+}}(1)
+; CHECK: blr
+}
+
+attributes #0 = { nounwind "target-cpu"="a2" }
+
More information about the llvm-commits
mailing list