[llvm-commits] [llvm] r127505 - /llvm/trunk/lib/Target/ARM/ARMExpandPseudoInsts.cpp

Jim Grosbach grosbach at apple.com
Fri Mar 11 15:00:16 PST 2011


Author: grosbach
Date: Fri Mar 11 17:00:16 2011
New Revision: 127505

URL: http://llvm.org/viewvc/llvm-project?rev=127505&view=rev
Log:
80 columns

Modified:
    llvm/trunk/lib/Target/ARM/ARMExpandPseudoInsts.cpp

Modified: llvm/trunk/lib/Target/ARM/ARMExpandPseudoInsts.cpp
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/ARM/ARMExpandPseudoInsts.cpp?rev=127505&r1=127504&r2=127505&view=diff
==============================================================================
--- llvm/trunk/lib/Target/ARM/ARMExpandPseudoInsts.cpp (original)
+++ llvm/trunk/lib/Target/ARM/ARMExpandPseudoInsts.cpp Fri Mar 11 17:00:16 2011
@@ -1026,7 +1026,8 @@
       unsigned SrcReg = MI.getOperand(1).getReg();
       unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
       unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
-                                               Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
+                            Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
+                            &ARM::DPR_VFP2RegClass);
       // The lane is [0,1] for the containing DReg superregister.
       // Copy the dst/src register operands.
       MIB.addOperand(MI.getOperand(OpIdx++));





More information about the llvm-commits mailing list