[llvm-commits] [llvm] r70343 - in /llvm/trunk: docs/CommandGuide/ include/llvm/CodeGen/ include/llvm/Target/ lib/CodeGen/ lib/CodeGen/AsmPrinter/ lib/CodeGen/SelectionDAG/ lib/Target/ARM/ lib/Target/ARM/AsmPrinter/ lib/Target/Alpha/ lib/Target/Alpha/AsmPrinter/ lib/Target/CBackend/ lib/Target/CellSPU/ lib/Target/CellSPU/AsmPrinter/ lib/Target/CppBackend/ lib/Target/IA64/ lib/Target/IA64/AsmPrinter/ lib/Target/MSIL/ lib/Target/Mips/ lib/Target/Mips/AsmPrinter/ lib/Target/PIC16/ lib/Target/PowerPC/ lib/Target/PowerPC/Asm...
Evan Cheng
evan.cheng at apple.com
Wed Apr 29 14:16:17 PDT 2009
Bill, you still have to change LTOCodeGenerator.cpp. Also, rather than
an unsigned for OptLevel, should it be an enum instead? We basically
want to support a knob with 3 levels: no optimization, default
optimization, aggressive optimization. Those correspond to -O0, -O1 / -
O2 / -Os, -O3.
Evan
On Apr 28, 2009, at 5:15 PM, Bill Wendling wrote:
> Author: void
> Date: Tue Apr 28 19:15:41 2009
> New Revision: 70343
>
> URL: http://llvm.org/viewvc/llvm-project?rev=70343&view=rev
> Log:
> Second attempt:
>
> Massive check in. This changes the "-fast" flag to "-O#" in llc. If
> you want to
> use the old behavior, the flag is -O0. This change allows for finer-
> grained
> control over which optimizations are run at different -O levels.
>
> Most of this work was pretty mechanical. The majority of the fixes
> came from
> verifying that a "fast" variable wasn't used anymore. The JIT still
> uses a
> "Fast" flag. I'll change the JIT with a follow-up patch.
>
> Modified:
> llvm/trunk/docs/CommandGuide/llc.pod
> llvm/trunk/include/llvm/CodeGen/AsmPrinter.h
> llvm/trunk/include/llvm/CodeGen/DwarfWriter.h
> llvm/trunk/include/llvm/CodeGen/LinkAllCodegenComponents.h
> llvm/trunk/include/llvm/CodeGen/SchedulerRegistry.h
> llvm/trunk/include/llvm/CodeGen/SelectionDAG.h
> llvm/trunk/include/llvm/CodeGen/SelectionDAGISel.h
> llvm/trunk/include/llvm/Target/TargetMachine.h
> llvm/trunk/lib/CodeGen/AsmPrinter/AsmPrinter.cpp
> llvm/trunk/lib/CodeGen/AsmPrinter/DwarfWriter.cpp
> llvm/trunk/lib/CodeGen/LLVMTargetMachine.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/DAGCombiner.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/FastISel.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGFast.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGList.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGRRList.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.cpp
> llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.h
> llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGISel.cpp
> llvm/trunk/lib/Target/ARM/ARM.h
> llvm/trunk/lib/Target/ARM/ARMTargetMachine.cpp
> llvm/trunk/lib/Target/ARM/ARMTargetMachine.h
> llvm/trunk/lib/Target/ARM/AsmPrinter/ARMAsmPrinter.cpp
> llvm/trunk/lib/Target/Alpha/Alpha.h
> llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.cpp
> llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.h
> llvm/trunk/lib/Target/Alpha/AsmPrinter/AlphaAsmPrinter.cpp
> llvm/trunk/lib/Target/CBackend/CBackend.cpp
> llvm/trunk/lib/Target/CBackend/CTargetMachine.h
> llvm/trunk/lib/Target/CellSPU/AsmPrinter/SPUAsmPrinter.cpp
> llvm/trunk/lib/Target/CellSPU/SPU.h
> llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.cpp
> llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.h
> llvm/trunk/lib/Target/CppBackend/CPPBackend.cpp
> llvm/trunk/lib/Target/CppBackend/CPPTargetMachine.h
> llvm/trunk/lib/Target/IA64/AsmPrinter/IA64AsmPrinter.cpp
> llvm/trunk/lib/Target/IA64/IA64.h
> llvm/trunk/lib/Target/IA64/IA64TargetMachine.cpp
> llvm/trunk/lib/Target/IA64/IA64TargetMachine.h
> llvm/trunk/lib/Target/MSIL/MSILWriter.cpp
> llvm/trunk/lib/Target/Mips/AsmPrinter/MipsAsmPrinter.cpp
> llvm/trunk/lib/Target/Mips/Mips.h
> llvm/trunk/lib/Target/Mips/MipsTargetMachine.cpp
> llvm/trunk/lib/Target/Mips/MipsTargetMachine.h
> llvm/trunk/lib/Target/PIC16/PIC16.h
> llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.cpp
> llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.h
> llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.cpp
> llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.h
> llvm/trunk/lib/Target/PowerPC/AsmPrinter/PPCAsmPrinter.cpp
> llvm/trunk/lib/Target/PowerPC/PPC.h
> llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.cpp
> llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.h
> llvm/trunk/lib/Target/Sparc/AsmPrinter/SparcAsmPrinter.cpp
> llvm/trunk/lib/Target/Sparc/Sparc.h
> llvm/trunk/lib/Target/Sparc/SparcTargetMachine.cpp
> llvm/trunk/lib/Target/Sparc/SparcTargetMachine.h
> llvm/trunk/lib/Target/X86/AsmPrinter/X86ATTAsmPrinter.h
> llvm/trunk/lib/Target/X86/AsmPrinter/X86AsmPrinter.cpp
> llvm/trunk/lib/Target/X86/AsmPrinter/X86IntelAsmPrinter.h
> llvm/trunk/lib/Target/X86/X86.h
> llvm/trunk/lib/Target/X86/X86ISelDAGToDAG.cpp
> llvm/trunk/lib/Target/X86/X86TargetMachine.cpp
> llvm/trunk/lib/Target/X86/X86TargetMachine.h
> llvm/trunk/lib/Target/XCore/XCore.h
> llvm/trunk/lib/Target/XCore/XCoreAsmPrinter.cpp
> llvm/trunk/lib/Target/XCore/XCoreTargetMachine.cpp
> llvm/trunk/lib/Target/XCore/XCoreTargetMachine.h
> llvm/trunk/test/CodeGen/Generic/2006-06-12-LowerSwitchCrash.ll
> llvm/trunk/test/CodeGen/Generic/2006-06-13-
> ComputeMaskedBitsCrash.ll
> llvm/trunk/test/CodeGen/Generic/2007-04-13-SwitchLowerBadPhi.ll
> llvm/trunk/test/CodeGen/PowerPC/cr_spilling.ll
> llvm/trunk/test/CodeGen/X86/2008-04-15-LiveVariableBug.ll
> llvm/trunk/test/CodeGen/X86/2008-05-21-CoalescerBug.ll
> llvm/trunk/test/CodeGen/X86/2009-03-23-LinearScanBug.ll
> llvm/trunk/test/CodeGen/X86/2009-04-14-IllegalRegs.ll
> llvm/trunk/test/CodeGen/X86/add-with-overflow.ll
> llvm/trunk/test/CodeGen/X86/fast-isel-bail.ll
> llvm/trunk/test/CodeGen/X86/fast-isel-gep-sext.ll
> llvm/trunk/test/CodeGen/X86/fast-isel-shift-imm.ll
> llvm/trunk/test/CodeGen/X86/pr1489.ll
> llvm/trunk/test/CodeGen/X86/volatile.ll
> llvm/trunk/test/DebugInfo/2008-11-05-InlinedFuncStart.ll
> llvm/trunk/test/DebugInfo/2009-01-30-Method.ll
> llvm/trunk/test/DebugInfo/deaddebuglabel.ll
> llvm/trunk/test/DebugInfo/forwardDecl.ll
> llvm/trunk/test/FrontendC++/2006-11-06-StackTrace.cpp
> llvm/trunk/test/FrontendC++/2006-11-30-Pubnames.cpp
> llvm/trunk/test/FrontendC++/2009-04-21-DtorNames-dbg.cpp
> llvm/trunk/tools/llc/llc.cpp
> llvm/trunk/utils/TableGen/AsmWriterEmitter.cpp
> llvm/trunk/utils/TableGen/DAGISelEmitter.cpp
>
> Modified: llvm/trunk/docs/CommandGuide/llc.pod
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/docs/CommandGuide/llc.pod?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/docs/CommandGuide/llc.pod (original)
> +++ llvm/trunk/docs/CommandGuide/llc.pod Tue Apr 28 19:15:41 2009
> @@ -41,6 +41,12 @@
>
> Print a summary of command line options.
>
> +=item B<-O>=I<uint>
> +
> +Generate code at different optimization levels. These correspond to
> the I<-O0>,
> +I<-O1>, I<-O2>, I<-O3>, and I<-O4> optimization levels used by
> B<llvm-gcc> and
> +B<clang>.
> +
> =item B<-f>
>
> Overwrite output files. By default, B<llc> will refuse to overwrite
>
> Modified: llvm/trunk/include/llvm/CodeGen/AsmPrinter.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/include/llvm/CodeGen/AsmPrinter.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/include/llvm/CodeGen/AsmPrinter.h (original)
> +++ llvm/trunk/include/llvm/CodeGen/AsmPrinter.h Tue Apr 28 19:15:41
> 2009
> @@ -65,8 +65,8 @@
> // Necessary for external weak linkage support
> std::set<const GlobalValue*> ExtWeakSymbols;
>
> - /// Fast - Generating code via fast instruction selection.
> - bool Fast;
> + /// OptLevel - Generating code at a specific optimization level.
> + unsigned OptLevel;
> public:
> /// Output stream on which we're printing assembly code.
> ///
> @@ -110,8 +110,8 @@
> bool VerboseAsm;
>
> protected:
> - AsmPrinter(raw_ostream &o, TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V);
> + explicit AsmPrinter(raw_ostream &o, TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL, bool V);
>
> public:
> virtual ~AsmPrinter();
>
> Modified: llvm/trunk/include/llvm/CodeGen/DwarfWriter.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/include/llvm/CodeGen/DwarfWriter.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/include/llvm/CodeGen/DwarfWriter.h (original)
> +++ llvm/trunk/include/llvm/CodeGen/DwarfWriter.h Tue Apr 28
> 19:15:41 2009
> @@ -81,7 +81,7 @@
> void EndFunction(MachineFunction *MF);
>
> /// ValidDebugInfo - Return true if V represents valid debug info
> value.
> - bool ValidDebugInfo(Value *V, bool FastISel);
> + bool ValidDebugInfo(Value *V, unsigned OptLevel);
>
> /// RecordSourceLine - Register a source line with debug info.
> Returns a
> /// unique label ID used to generate a label and provide
> correspondence to
>
> Modified: llvm/trunk/include/llvm/CodeGen/LinkAllCodegenComponents.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/include/llvm/CodeGen/LinkAllCodegenComponents.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/include/llvm/CodeGen/LinkAllCodegenComponents.h
> (original)
> +++ llvm/trunk/include/llvm/CodeGen/LinkAllCodegenComponents.h Tue
> Apr 28 19:15:41 2009
> @@ -42,11 +42,11 @@
> llvm::linkOcamlGC();
> llvm::linkShadowStackGC();
>
> - (void) llvm::createBURRListDAGScheduler(NULL, false);
> - (void) llvm::createTDRRListDAGScheduler(NULL, false);
> - (void) llvm::createTDListDAGScheduler(NULL, false);
> - (void) llvm::createFastDAGScheduler(NULL, false);
> - (void) llvm::createDefaultScheduler(NULL, false);
> + (void) llvm::createBURRListDAGScheduler(NULL, 3);
> + (void) llvm::createTDRRListDAGScheduler(NULL, 3);
> + (void) llvm::createTDListDAGScheduler(NULL, 3);
> + (void) llvm::createFastDAGScheduler(NULL, 3);
> + (void) llvm::createDefaultScheduler(NULL, 3);
>
> }
> } ForceCodegenLinking; // Force link by creating a global
> definition.
>
> Modified: llvm/trunk/include/llvm/CodeGen/SchedulerRegistry.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/include/llvm/CodeGen/SchedulerRegistry.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/include/llvm/CodeGen/SchedulerRegistry.h (original)
> +++ llvm/trunk/include/llvm/CodeGen/SchedulerRegistry.h Tue Apr 28
> 19:15:41 2009
> @@ -32,7 +32,7 @@
>
> class RegisterScheduler : public MachinePassRegistryNode {
> public:
> - typedef ScheduleDAGSDNodes *(*FunctionPassCtor)
> (SelectionDAGISel*, bool);
> + typedef ScheduleDAGSDNodes *(*FunctionPassCtor)
> (SelectionDAGISel*, unsigned);
>
> static MachinePassRegistry Registry;
>
> @@ -64,27 +64,27 @@
> /// createBURRListDAGScheduler - This creates a bottom up register
> usage
> /// reduction list scheduler.
> ScheduleDAGSDNodes *createBURRListDAGScheduler(SelectionDAGISel *IS,
> - bool Fast);
> + unsigned OptLevel);
>
> /// createTDRRListDAGScheduler - This creates a top down register
> usage
> /// reduction list scheduler.
> ScheduleDAGSDNodes *createTDRRListDAGScheduler(SelectionDAGISel *IS,
> - bool Fast);
> + unsigned OptLevel);
>
> /// createTDListDAGScheduler - This creates a top-down list
> scheduler with
> /// a hazard recognizer.
> ScheduleDAGSDNodes *createTDListDAGScheduler(SelectionDAGISel *IS,
> - bool Fast);
> + unsigned OptLevel);
>
> /// createFastDAGScheduler - This creates a "fast" scheduler.
> ///
> ScheduleDAGSDNodes *createFastDAGScheduler(SelectionDAGISel *IS,
> - bool Fast);
> + unsigned OptLevel);
>
> /// createDefaultScheduler - This creates an instruction scheduler
> appropriate
> /// for the target.
> ScheduleDAGSDNodes *createDefaultScheduler(SelectionDAGISel *IS,
> - bool Fast);
> + unsigned OptLevel);
>
> } // end namespace llvm
>
>
> Modified: llvm/trunk/include/llvm/CodeGen/SelectionDAG.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/include/llvm/CodeGen/SelectionDAG.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/include/llvm/CodeGen/SelectionDAG.h (original)
> +++ llvm/trunk/include/llvm/CodeGen/SelectionDAG.h Tue Apr 28
> 19:15:41 2009
> @@ -202,7 +202,7 @@
> /// certain types of nodes together, or eliminating superfluous
> nodes. The
> /// Level argument controls whether Combine is allowed to produce
> nodes and
> /// types that are illegal on the target.
> - void Combine(CombineLevel Level, AliasAnalysis &AA, bool Fast);
> + void Combine(CombineLevel Level, AliasAnalysis &AA, unsigned
> OptLevel);
>
> /// LegalizeTypes - This transforms the SelectionDAG into a
> SelectionDAG that
> /// only uses types natively supported by the target. Returns
> "true" if it
> @@ -218,7 +218,7 @@
> ///
> /// Note that this is an involved process that may invalidate
> pointers into
> /// the graph.
> - void Legalize(bool TypesNeedLegalizing, bool Fast);
> + void Legalize(bool TypesNeedLegalizing, unsigned OptLevel);
>
> /// RemoveDeadNodes - This method deletes all unreachable nodes in
> the
> /// SelectionDAG.
>
> Modified: llvm/trunk/include/llvm/CodeGen/SelectionDAGISel.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/include/llvm/CodeGen/SelectionDAGISel.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/include/llvm/CodeGen/SelectionDAGISel.h (original)
> +++ llvm/trunk/include/llvm/CodeGen/SelectionDAGISel.h Tue Apr 28
> 19:15:41 2009
> @@ -51,10 +51,10 @@
> MachineBasicBlock *BB;
> AliasAnalysis *AA;
> GCFunctionInfo *GFI;
> - bool Fast;
> + unsigned OptLevel;
> static char ID;
>
> - explicit SelectionDAGISel(TargetMachine &tm, bool fast = false);
> + explicit SelectionDAGISel(TargetMachine &tm, unsigned OL = 3);
> virtual ~SelectionDAGISel();
>
> TargetLowering &getTargetLowering() { return TLI; }
>
> Modified: llvm/trunk/include/llvm/Target/TargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/include/llvm/Target/TargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/include/llvm/Target/TargetMachine.h (original)
> +++ llvm/trunk/include/llvm/Target/TargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -213,7 +213,7 @@
> virtual FileModel::Model addPassesToEmitFile(PassManagerBase &,
> raw_ostream &,
> CodeGenFileType,
> - bool /*Fast*/) {
> + unsigned /* OptLevel
> */) {
> return FileModel::None;
> }
>
> @@ -222,7 +222,8 @@
> /// used to finish up adding passes to emit the file, if necessary.
> ///
> virtual bool addPassesToEmitFileFinish(PassManagerBase &,
> - MachineCodeEmitter *,
> bool /*Fast*/) {
> + MachineCodeEmitter *,
> + unsigned /* OptLevel */) {
> return true;
> }
>
> @@ -234,7 +235,7 @@
> ///
> virtual bool addPassesToEmitMachineCode(PassManagerBase &,
> MachineCodeEmitter &,
> - bool /*Fast*/) {
> + unsigned /* OptLevel */) {
> return true;
> }
>
> @@ -243,7 +244,8 @@
> /// use this.
> virtual bool WantsWholeFile() const { return false; }
> virtual bool addPassesToEmitWholeFile(PassManager &, raw_ostream &,
> - CodeGenFileType, bool /
> *Fast*/) {
> + CodeGenFileType,
> + unsigned /* OptLevel */) {
> return true;
> }
> };
> @@ -258,16 +260,16 @@
> /// addCommonCodeGenPasses - Add standard LLVM codegen passes used
> for
> /// both emitting to assembly files or machine code output.
> ///
> - bool addCommonCodeGenPasses(PassManagerBase &, bool /*Fast*/);
> + bool addCommonCodeGenPasses(PassManagerBase &, unsigned /*
> OptLevel */);
>
> public:
>
> /// addPassesToEmitFile - Add passes to the specified pass manager
> to get the
> /// specified file emitted. Typically this will involve several
> steps of code
> - /// generation. If Fast is set to true, the code generator
> should emit code
> - /// as fast as possible, though the generated code may be less
> efficient.
> - /// This method should return FileModel::Error if emission of
> this file type
> - /// is not supported.
> + /// generation. If OptLevel is 0, the code generator should emit
> code as fast
> + /// as possible, though the generated code may be less
> efficient. This method
> + /// should return FileModel::Error if emission of this file type
> is not
> + /// supported.
> ///
> /// The default implementation of this method adds components from
> the
> /// LLVM retargetable code generator, invoking the methods below
> to get
> @@ -276,14 +278,15 @@
> virtual FileModel::Model addPassesToEmitFile(PassManagerBase &PM,
> raw_ostream &Out,
> CodeGenFileType
> FileType,
> - bool Fast);
> + unsigned OptLevel);
>
> /// addPassesToEmitFileFinish - If the passes to emit the
> specified file had
> /// to be split up (e.g., to add an object writer pass), this
> method can be
> /// used to finish up adding passes to emit the file, if necessary.
> ///
> virtual bool addPassesToEmitFileFinish(PassManagerBase &PM,
> - MachineCodeEmitter *MCE,
> bool Fast);
> + MachineCodeEmitter *MCE,
> + unsigned OptLevel);
>
> /// addPassesToEmitMachineCode - Add passes to the specified pass
> manager to
> /// get machine code emitted. This uses a MachineCodeEmitter
> object to handle
> @@ -292,21 +295,22 @@
> /// not supported.
> ///
> virtual bool addPassesToEmitMachineCode(PassManagerBase &PM,
> - MachineCodeEmitter &MCE,
> bool Fast);
> + MachineCodeEmitter &MCE,
> + unsigned OptLevel);
>
> /// Target-Independent Code Generator Pass Configuration Options.
>
> /// addInstSelector - This method should add any "last minute"
> LLVM->LLVM
> /// passes, then install an instruction selector pass, which
> converts from
> /// LLVM code to machine instructions.
> - virtual bool addInstSelector(PassManagerBase &, bool /*Fast*/) {
> + virtual bool addInstSelector(PassManagerBase &, unsigned /*
> OptLevel */) {
> return true;
> }
>
> /// addPreRegAllocPasses - This method may be implemented by
> targets that want
> /// to run passes immediately before register allocation. This
> should return
> /// true if -print-machineinstrs should print after these passes.
> - virtual bool addPreRegAlloc(PassManagerBase &, bool /*Fast*/) {
> + virtual bool addPreRegAlloc(PassManagerBase &, unsigned /*
> OptLevel */) {
> return false;
> }
>
> @@ -314,14 +318,14 @@
> /// want to run passes after register allocation but before prolog-
> epilog
> /// insertion. This should return true if -print-machineinstrs
> should print
> /// after these passes.
> - virtual bool addPostRegAlloc(PassManagerBase &, bool /*Fast*/) {
> + virtual bool addPostRegAlloc(PassManagerBase &, unsigned /*
> OptLevel */) {
> return false;
> }
>
> /// addPreEmitPass - This pass may be implemented by targets that
> want to run
> /// passes immediately before machine code is emitted. This
> should return
> /// true if -print-machineinstrs should print out the code after
> the passes.
> - virtual bool addPreEmitPass(PassManagerBase &, bool /*Fast*/) {
> + virtual bool addPreEmitPass(PassManagerBase &, unsigned /*
> OptLevel */) {
> return false;
> }
>
> @@ -329,7 +333,7 @@
> /// addAssemblyEmitter - This pass should be overridden by the
> target to add
> /// the asmprinter, if asm emission is supported. If this is not
> supported,
> /// 'true' should be returned.
> - virtual bool addAssemblyEmitter(PassManagerBase &, bool /*Fast*/,
> + virtual bool addAssemblyEmitter(PassManagerBase &, unsigned /*
> OptLevel */,
> bool /* VerboseAsmDefault */,
> raw_ostream &) {
> return true;
> }
> @@ -337,7 +341,7 @@
> /// addCodeEmitter - This pass should be overridden by the target
> to add a
> /// code emitter, if supported. If this is not supported, 'true'
> should be
> /// returned. If DumpAsm is true, the generated assembly is
> printed to cerr.
> - virtual bool addCodeEmitter(PassManagerBase &, bool /*Fast*/,
> + virtual bool addCodeEmitter(PassManagerBase &, unsigned /*
> OptLevel */,
> bool /*DumpAsm*/, MachineCodeEmitter
> &) {
> return true;
> }
> @@ -346,7 +350,7 @@
> /// a code emitter (without setting flags), if supported. If this
> is not
> /// supported, 'true' should be returned. If DumpAsm is true, the
> generated
> /// assembly is printed to cerr.
> - virtual bool addSimpleCodeEmitter(PassManagerBase &, bool /*Fast*/,
> + virtual bool addSimpleCodeEmitter(PassManagerBase &, unsigned /*
> OptLevel */,
> bool /*DumpAsm*/,
> MachineCodeEmitter &) {
> return true;
> }
>
> Modified: llvm/trunk/lib/CodeGen/AsmPrinter/AsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/AsmPrinter/AsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/AsmPrinter/AsmPrinter.cpp (original)
> +++ llvm/trunk/lib/CodeGen/AsmPrinter/AsmPrinter.cpp Tue Apr 28
> 19:15:41 2009
> @@ -42,8 +42,8 @@
>
> char AsmPrinter::ID = 0;
> AsmPrinter::AsmPrinter(raw_ostream &o, TargetMachine &tm,
> - const TargetAsmInfo *T, bool F, bool VDef)
> - : MachineFunctionPass(&ID), FunctionNumber(0), Fast(F), O(o),
> + const TargetAsmInfo *T, unsigned OL, bool
> VDef)
> + : MachineFunctionPass(&ID), FunctionNumber(0), OptLevel(OL), O(o),
> TM(tm), TAI(T), TRI(tm.getRegisterInfo()),
> IsInTextSection(false)
> {
>
> Modified: llvm/trunk/lib/CodeGen/AsmPrinter/DwarfWriter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/AsmPrinter/DwarfWriter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/AsmPrinter/DwarfWriter.cpp (original)
> +++ llvm/trunk/lib/CodeGen/AsmPrinter/DwarfWriter.cpp Tue Apr 28
> 19:15:41 2009
> @@ -3351,7 +3351,7 @@
> }
>
> /// ValidDebugInfo - Return true if V represents valid debug info
> value.
> - bool ValidDebugInfo(Value *V, bool FastISel) {
> + bool ValidDebugInfo(Value *V, unsigned OptLevel) {
> if (!V)
> return false;
>
> @@ -3393,7 +3393,7 @@
> case DW_TAG_lexical_block:
> /// FIXME. This interfers with the qualitfy of generated code
> when
> /// during optimization.
> - if (FastISel == false)
> + if (OptLevel != 0)
> return false;
> default:
> break;
> @@ -3574,7 +3574,7 @@
> return 0;
>
> SmallVector<DbgScope *, 2> &Scopes = I->second;
> - if (Scopes.empty()) return 0;
> + assert(!Scopes.empty() && "We should have at least one debug
> scope!");
> DbgScope *Scope = Scopes.back(); Scopes.pop_back();
> unsigned ID = MMI->NextLabelID();
> MMI->RecordUsedDbgLabel(ID);
> @@ -4731,8 +4731,8 @@
> }
>
> /// ValidDebugInfo - Return true if V represents valid debug info
> value.
> -bool DwarfWriter::ValidDebugInfo(Value *V, bool FastISel) {
> - return DD && DD->ValidDebugInfo(V, FastISel);
> +bool DwarfWriter::ValidDebugInfo(Value *V, unsigned OptLevel) {
> + return DD && DD->ValidDebugInfo(V, OptLevel);
> }
>
> /// RecordSourceLine - Records location information and associates
> it with a
>
> Modified: llvm/trunk/lib/CodeGen/LLVMTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/LLVMTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/LLVMTargetMachine.cpp (original)
> +++ llvm/trunk/lib/CodeGen/LLVMTargetMachine.cpp Tue Apr 28 19:15:41
> 2009
> @@ -55,9 +55,9 @@
> LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
> raw_ostream &Out,
> CodeGenFileType FileType,
> - bool Fast) {
> + unsigned OptLevel) {
> // Add common CodeGen passes.
> - if (addCommonCodeGenPasses(PM, Fast))
> + if (addCommonCodeGenPasses(PM, OptLevel))
> return FileModel::Error;
>
> // Fold redundant debug labels.
> @@ -66,17 +66,17 @@
> if (PrintMachineCode)
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> - if (addPreEmitPass(PM, Fast) && PrintMachineCode)
> + if (addPreEmitPass(PM, OptLevel) && PrintMachineCode)
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> - if (!Fast)
> + if (OptLevel != 0)
> PM.add(createLoopAlignerPass());
>
> switch (FileType) {
> default:
> break;
> case TargetMachine::AssemblyFile:
> - if (addAssemblyEmitter(PM, Fast, getAsmVerbosityDefault(), Out))
> + if (addAssemblyEmitter(PM, OptLevel, getAsmVerbosityDefault(),
> Out))
> return FileModel::Error;
> return FileModel::AsmFile;
> case TargetMachine::ObjectFile:
> @@ -94,9 +94,9 @@
> /// finish up adding passes to emit the file, if necessary.
> bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
> MachineCodeEmitter
> *MCE,
> - bool Fast) {
> + unsigned
> OptLevel) {
> if (MCE)
> - addSimpleCodeEmitter(PM, Fast, PrintEmittedAsm, *MCE);
> + addSimpleCodeEmitter(PM, OptLevel, PrintEmittedAsm, *MCE);
>
> PM.add(createGCInfoDeleter());
>
> @@ -114,15 +114,15 @@
> ///
> bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase
> &PM,
>
> MachineCodeEmitter &MCE,
> - bool Fast) {
> + unsigned
> OptLevel) {
> // Add common CodeGen passes.
> - if (addCommonCodeGenPasses(PM, Fast))
> + if (addCommonCodeGenPasses(PM, OptLevel))
> return true;
>
> - if (addPreEmitPass(PM, Fast) && PrintMachineCode)
> + if (addPreEmitPass(PM, OptLevel) && PrintMachineCode)
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> - addCodeEmitter(PM, Fast, PrintEmittedAsm, MCE);
> + addCodeEmitter(PM, OptLevel, PrintEmittedAsm, MCE);
>
> PM.add(createGCInfoDeleter());
>
> @@ -135,11 +135,12 @@
> /// addCommonCodeGenPasses - Add standard LLVM codegen passes used for
> /// both emitting to assembly files or machine code output.
> ///
> -bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
> bool Fast) {
> +bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
> + unsigned OptLevel) {
> // Standard LLVM-Level Passes.
>
> // Run loop strength reduction before anything else.
> - if (!Fast) {
> + if (OptLevel != 0) {
> PM.add(createLoopStrengthReducePass(getTargetLowering()));
> if (PrintLSR)
> PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n",
> &errs()));
> @@ -153,7 +154,7 @@
> // Make sure that no unreachable blocks are instruction selected.
> PM.add(createUnreachableBlockEliminationPass());
>
> - if (!Fast)
> + if (OptLevel != 0)
> PM.add(createCodeGenPreparePass(getTargetLowering()));
>
> PM.add(createStackProtectorPass(getTargetLowering()));
> @@ -167,38 +168,38 @@
>
> // Enable FastISel with -fast, but allow that to be overridden.
> if (EnableFastISelOption == cl::BOU_TRUE ||
> - (Fast && EnableFastISelOption != cl::BOU_FALSE))
> + (OptLevel == 0 && EnableFastISelOption != cl::BOU_FALSE))
> EnableFastISel = true;
>
> // Ask the target for an isel.
> - if (addInstSelector(PM, Fast))
> + if (addInstSelector(PM, OptLevel))
> return true;
>
> // Print the instruction selected machine code...
> if (PrintMachineCode)
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> - if (!Fast) {
> + if (OptLevel != 0) {
> PM.add(createMachineLICMPass());
> PM.add(createMachineSinkingPass());
> }
>
> // Run pre-ra passes.
> - if (addPreRegAlloc(PM, Fast) && PrintMachineCode)
> + if (addPreRegAlloc(PM, OptLevel) && PrintMachineCode)
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> // Perform register allocation.
> PM.add(createRegisterAllocator());
>
> // Perform stack slot coloring.
> - if (!Fast)
> + if (OptLevel != 0)
> PM.add(createStackSlotColoringPass());
>
> if (PrintMachineCode) // Print the register-allocated code
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> // Run post-ra passes.
> - if (addPostRegAlloc(PM, Fast) && PrintMachineCode)
> + if (addPostRegAlloc(PM, OptLevel) && PrintMachineCode)
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> if (PrintMachineCode)
> @@ -216,7 +217,7 @@
> PM.add(createMachineFunctionPrinterPass(cerr));
>
> // Second pass scheduler.
> - if (!Fast && !DisablePostRAScheduler) {
> + if (OptLevel != 0 && !DisablePostRAScheduler) {
> PM.add(createPostRAScheduler());
>
> if (PrintMachineCode)
> @@ -224,7 +225,7 @@
> }
>
> // Branch folding must be run after regalloc and prolog/epilog
> insertion.
> - if (!Fast)
> + if (OptLevel != 0)
> PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
>
> if (PrintMachineCode)
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/DAGCombiner.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/DAGCombiner.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/DAGCombiner.cpp (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/DAGCombiner.cpp Tue Apr 28
> 19:15:41 2009
> @@ -57,9 +57,9 @@
> SelectionDAG &DAG;
> const TargetLowering &TLI;
> CombineLevel Level;
> + unsigned OptLevel;
> bool LegalOperations;
> bool LegalTypes;
> - bool Fast;
>
> // Worklist of all of the nodes that need to be simplified.
> std::vector<SDNode*> WorkList;
> @@ -254,13 +254,13 @@
> }
>
> public:
> - DAGCombiner(SelectionDAG &D, AliasAnalysis &A, bool fast)
> + DAGCombiner(SelectionDAG &D, AliasAnalysis &A, unsigned OL)
> : DAG(D),
> TLI(D.getTargetLoweringInfo()),
> Level(Unrestricted),
> + OptLevel(OL),
> LegalOperations(false),
> LegalTypes(false),
> - Fast(fast),
> AA(A) {}
>
> /// Run - runs the dag combiner on all nodes in the work list
> @@ -4784,7 +4784,7 @@
> SDValue Ptr = LD->getBasePtr();
>
> // Try to infer better alignment information than the load already
> has.
> - if (!Fast && LD->isUnindexed()) {
> + if (OptLevel != 0 && LD->isUnindexed()) {
> if (unsigned Align = InferAlignment(Ptr, DAG)) {
> if (Align > LD->getAlignment())
> return DAG.getExtLoad(LD->getExtensionType(), N->getDebugLoc
> (),
> @@ -4904,7 +4904,7 @@
> SDValue Ptr = ST->getBasePtr();
>
> // Try to infer better alignment information than the store
> already has.
> - if (!Fast && ST->isUnindexed()) {
> + if (OptLevel != 0 && ST->isUnindexed()) {
> if (unsigned Align = InferAlignment(Ptr, DAG)) {
> if (Align > ST->getAlignment())
> return DAG.getTruncStore(Chain, N->getDebugLoc(), Value,
> @@ -6084,8 +6084,9 @@
>
> // SelectionDAG::Combine - This is the entry point for the file.
> //
> -void SelectionDAG::Combine(CombineLevel Level, AliasAnalysis &AA,
> bool Fast) {
> +void SelectionDAG::Combine(CombineLevel Level, AliasAnalysis &AA,
> + unsigned OptLevel) {
> /// run - This is the main entry point to this class.
> ///
> - DAGCombiner(*this, AA, Fast).Run(Level);
> + DAGCombiner(*this, AA, OptLevel).Run(Level);
> }
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/FastISel.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/FastISel.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/FastISel.cpp (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/FastISel.cpp Tue Apr 28
> 19:15:41 2009
> @@ -327,7 +327,7 @@
> default: break;
> case Intrinsic::dbg_stoppoint: {
> DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
> - if (DW && DW->ValidDebugInfo(SPI->getContext(), true)) {
> + if (DW && DW->ValidDebugInfo(SPI->getContext(), 0)) {
> DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
> std::string Dir, FN;
> unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
> @@ -344,7 +344,7 @@
> }
> case Intrinsic::dbg_region_start: {
> DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
> - if (DW && DW->ValidDebugInfo(RSI->getContext(), true)) {
> + if (DW && DW->ValidDebugInfo(RSI->getContext(), 0)) {
> unsigned ID =
> DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext
> ()));
> const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
> @@ -354,7 +354,7 @@
> }
> case Intrinsic::dbg_region_end: {
> DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
> - if (DW && DW->ValidDebugInfo(REI->getContext(), true)) {
> + if (DW && DW->ValidDebugInfo(REI->getContext(), 0)) {
> unsigned ID = 0;
> DISubprogram Subprogram(cast<GlobalVariable>(REI->getContext()));
> if (!Subprogram.isNull() && !Subprogram.describes(MF.getFunction
> ())) {
> @@ -380,7 +380,7 @@
> DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
> Value *SP = FSI->getSubprogram();
>
> - if (DW->ValidDebugInfo(SP, true)) {
> + if (DW->ValidDebugInfo(SP, 0)) {
> // llvm.dbg.func.start implicitly defines a dbg_stoppoint
> which is what
> // (most?) gdb expects.
> DebugLoc PrevLoc = DL;
> @@ -425,7 +425,7 @@
> case Intrinsic::dbg_declare: {
> DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
> Value *Variable = DI->getVariable();
> - if (DW && DW->ValidDebugInfo(Variable, true)) {
> + if (DW && DW->ValidDebugInfo(Variable, 0)) {
> // Determine the address of the declared object.
> Value *Address = DI->getAddress();
> if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp Tue Apr 28
> 19:15:41 2009
> @@ -55,8 +55,8 @@
> class VISIBILITY_HIDDEN SelectionDAGLegalize {
> TargetLowering &TLI;
> SelectionDAG &DAG;
> + unsigned OptLevel;
> bool TypesNeedLegalizing;
> - bool Fast;
>
> // Libcall insertion helpers.
>
> @@ -139,7 +139,7 @@
>
> public:
> explicit SelectionDAGLegalize(SelectionDAG &DAG, bool
> TypesNeedLegalizing,
> - bool fast);
> + unsigned ol);
>
> /// getTypeAction - Return how we should legalize values of this
> type, either
> /// it is already legal or we need to expand it into multiple
> registers of
> @@ -345,9 +345,9 @@
> }
>
> SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag,
> - bool types, bool fast)
> - : TLI(dag.getTargetLoweringInfo()), DAG(dag), TypesNeedLegalizing
> (types),
> - Fast(fast), ValueTypeActions(TLI.getValueTypeActions()) {
> + bool types, unsigned ol)
> + : TLI(dag.getTargetLoweringInfo()), DAG(dag), OptLevel(ol),
> + TypesNeedLegalizing(types), ValueTypeActions
> (TLI.getValueTypeActions()) {
> assert(MVT::LAST_VALUETYPE <= 32 &&
> "Too many value types for ValueTypeActions to hold!");
> }
> @@ -1271,7 +1271,7 @@
> unsigned Line = DSP->getLine();
> unsigned Col = DSP->getColumn();
>
> - if (Fast) {
> + if (OptLevel == 0) {
> // A bit self-referential to have DebugLoc on Debug_Loc
> nodes, but it
> // won't hurt anything.
> if (useDEBUG_LOC) {
> @@ -8566,9 +8566,9 @@
>
> // SelectionDAG::Legalize - This is the entry point for the file.
> //
> -void SelectionDAG::Legalize(bool TypesNeedLegalizing, bool Fast) {
> +void SelectionDAG::Legalize(bool TypesNeedLegalizing, unsigned
> OptLevel) {
> /// run - This is the main entry point to this class.
> ///
> - SelectionDAGLegalize(*this, TypesNeedLegalizing, Fast).LegalizeDAG
> ();
> + SelectionDAGLegalize(*this, TypesNeedLegalizing,
> OptLevel).LegalizeDAG();
> }
>
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGFast.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGFast.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGFast.cpp (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGFast.cpp Tue Apr
> 28 19:15:41 2009
> @@ -630,6 +630,6 @@
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> llvm::ScheduleDAGSDNodes *
> -llvm::createFastDAGScheduler(SelectionDAGISel *IS, bool) {
> +llvm::createFastDAGScheduler(SelectionDAGISel *IS, unsigned) {
> return new ScheduleDAGFast(*IS->MF);
> }
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGList.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGList.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGList.cpp (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGList.cpp Tue Apr
> 28 19:15:41 2009
> @@ -261,7 +261,7 @@
> /// new hazard recognizer. This scheduler takes ownership of the
> hazard
> /// recognizer and deletes it when done.
> ScheduleDAGSDNodes *
> -llvm::createTDListDAGScheduler(SelectionDAGISel *IS, bool Fast) {
> +llvm::createTDListDAGScheduler(SelectionDAGISel *IS, unsigned) {
> return new ScheduleDAGList(*IS->MF,
> new LatencyPriorityQueue(),
> IS->CreateTargetHazardRecognizer());
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGRRList.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGRRList.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGRRList.cpp
> (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/ScheduleDAGRRList.cpp Tue
> Apr 28 19:15:41 2009
> @@ -1505,7 +1505,7 @@
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> llvm::ScheduleDAGSDNodes *
> -llvm::createBURRListDAGScheduler(SelectionDAGISel *IS, bool) {
> +llvm::createBURRListDAGScheduler(SelectionDAGISel *IS, unsigned) {
> const TargetMachine &TM = IS->TM;
> const TargetInstrInfo *TII = TM.getInstrInfo();
> const TargetRegisterInfo *TRI = TM.getRegisterInfo();
> @@ -1519,7 +1519,7 @@
> }
>
> llvm::ScheduleDAGSDNodes *
> -llvm::createTDRRListDAGScheduler(SelectionDAGISel *IS, bool) {
> +llvm::createTDRRListDAGScheduler(SelectionDAGISel *IS, unsigned) {
> const TargetMachine &TM = IS->TM;
> const TargetInstrInfo *TII = TM.getInstrInfo();
> const TargetRegisterInfo *TRI = TM.getRegisterInfo();
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.cpp
> (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.cpp Tue
> Apr 28 19:15:41 2009
> @@ -3910,9 +3910,9 @@
> case Intrinsic::dbg_stoppoint: {
> DwarfWriter *DW = DAG.getDwarfWriter();
> DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
> - if (DW && DW->ValidDebugInfo(SPI.getContext(), Fast)) {
> + if (DW && DW->ValidDebugInfo(SPI.getContext(), OptLevel)) {
> MachineFunction &MF = DAG.getMachineFunction();
> - if (Fast)
> + if (OptLevel == 0)
> DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
> SPI.getLine(),
> SPI.getColumn(),
> @@ -3930,7 +3930,8 @@
> case Intrinsic::dbg_region_start: {
> DwarfWriter *DW = DAG.getDwarfWriter();
> DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
> - if (DW && DW->ValidDebugInfo(RSI.getContext(), Fast)) {
> +
> + if (DW && DW->ValidDebugInfo(RSI.getContext(), OptLevel)) {
> unsigned LabelID =
> DW->RecordRegionStart(cast<GlobalVariable>(RSI.getContext()));
> DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
> @@ -3942,8 +3943,8 @@
> case Intrinsic::dbg_region_end: {
> DwarfWriter *DW = DAG.getDwarfWriter();
> DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
> - if (DW && DW->ValidDebugInfo(REI.getContext(), Fast)) {
>
> + if (DW && DW->ValidDebugInfo(REI.getContext(), OptLevel)) {
> MachineFunction &MF = DAG.getMachineFunction();
> DISubprogram Subprogram(cast<GlobalVariable>(REI.getContext()));
> std::string SPName;
> @@ -3952,7 +3953,7 @@
> && strcmp(SPName.c_str(), MF.getFunction()->getNameStart
> ())) {
> // This is end of inlined function. Debugging information
> for
> // inlined function is not handled yet (only supported by
> FastISel).
> - if (Fast) {
> + if (OptLevel == 0) {
> unsigned ID = DW->RecordInlinedFnEnd(Subprogram);
> if (ID != 0)
> // Returned ID is 0 if this is unbalanced "end of inlined
> @@ -3978,9 +3979,9 @@
> if (!DW) return 0;
> DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
> Value *SP = FSI.getSubprogram();
> - if (SP && DW->ValidDebugInfo(SP, Fast)) {
> - MachineFunction &MF = DAG.getMachineFunction();
> - if (Fast) {
> + if (SP && DW->ValidDebugInfo(SP, OptLevel)) {
> + MachineFunction &MF = DAG.getMachineFunction();
> + if (OptLevel == 0) {
> // llvm.dbg.func.start implicitly defines a dbg_stoppoint
> which is what
> // (most?) gdb expects.
> DebugLoc PrevLoc = CurDebugLoc;
> @@ -4051,11 +4052,11 @@
> return 0;
> }
> case Intrinsic::dbg_declare: {
> - if (Fast) {
> + if (OptLevel == 0) {
> DwarfWriter *DW = DAG.getDwarfWriter();
> DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
> Value *Variable = DI.getVariable();
> - if (DW && DW->ValidDebugInfo(Variable, Fast))
> + if (DW && DW->ValidDebugInfo(Variable, OptLevel))
> DAG.setRoot(DAG.getNode(ISD::DECLARE, dl, MVT::Other, getRoot
> (),
> getValue(DI.getAddress()), getValue
> (Variable)));
> } else {
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.h (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGBuild.h Tue Apr
> 28 19:15:41 2009
> @@ -355,17 +355,17 @@
> ///
> FunctionLoweringInfo &FuncInfo;
>
> - /// Fast - We are in -fast mode.
> + /// OptLevel - What optimization level we're generating code for.
> ///
> - bool Fast;
> + unsigned OptLevel;
>
> /// GFI - Garbage collection metadata for the function.
> GCFunctionInfo *GFI;
>
> SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
> - FunctionLoweringInfo &funcinfo, bool fast)
> + FunctionLoweringInfo &funcinfo, unsigned ol)
> : CurDebugLoc(DebugLoc::getUnknownLoc()),
> - TLI(tli), DAG(dag), FuncInfo(funcinfo), Fast(fast) {
> + TLI(tli), DAG(dag), FuncInfo(funcinfo), OptLevel(ol) {
> }
>
> void init(GCFunctionInfo *gfi, AliasAnalysis &aa);
>
> Modified: llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGISel.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGISel.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGISel.cpp
> (original)
> +++ llvm/trunk/lib/CodeGen/SelectionDAG/SelectionDAGISel.cpp Tue Apr
> 28 19:15:41 2009
> @@ -136,16 +136,16 @@
> /// createDefaultScheduler - This creates an instruction scheduler
> appropriate
> /// for the target.
> ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
> - bool Fast) {
> + unsigned OptLevel) {
> const TargetLowering &TLI = IS->getTargetLowering();
>
> - if (Fast)
> - return createFastDAGScheduler(IS, Fast);
> + if (OptLevel == 0)
> + return createFastDAGScheduler(IS, OptLevel);
> if (TLI.getSchedulingPreference() ==
> TargetLowering::SchedulingForLatency)
> - return createTDListDAGScheduler(IS, Fast);
> + return createTDListDAGScheduler(IS, OptLevel);
> assert(TLI.getSchedulingPreference() ==
> TargetLowering::SchedulingForRegPressure && "Unknown sched
> type!");
> - return createBURRListDAGScheduler(IS, Fast);
> + return createBURRListDAGScheduler(IS, OptLevel);
> }
> }
>
> @@ -262,13 +262,13 @@
> // SelectionDAGISel code
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> -SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, bool fast) :
> +SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, unsigned OL) :
> FunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
> FuncInfo(new FunctionLoweringInfo(TLI)),
> CurDAG(new SelectionDAG(TLI, *FuncInfo)),
> - SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, fast)),
> + SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)),
> GFI(),
> - Fast(fast),
> + OptLevel(OL),
> DAGSize(0)
> {}
>
> @@ -576,9 +576,9 @@
> // Run the DAG combiner in pre-legalize mode.
> if (TimePassesIsEnabled) {
> NamedRegionTimer T("DAG Combining 1", GroupName);
> - CurDAG->Combine(Unrestricted, *AA, Fast);
> + CurDAG->Combine(Unrestricted, *AA, OptLevel);
> } else {
> - CurDAG->Combine(Unrestricted, *AA, Fast);
> + CurDAG->Combine(Unrestricted, *AA, OptLevel);
> }
>
> DOUT << "Optimized lowered selection DAG:\n";
> @@ -608,9 +608,9 @@
> // Run the DAG combiner in post-type-legalize mode.
> if (TimePassesIsEnabled) {
> NamedRegionTimer T("DAG Combining after legalize types",
> GroupName);
> - CurDAG->Combine(NoIllegalTypes, *AA, Fast);
> + CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
> } else {
> - CurDAG->Combine(NoIllegalTypes, *AA, Fast);
> + CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
> }
>
> DOUT << "Optimized type-legalized selection DAG:\n";
> @@ -622,9 +622,9 @@
>
> if (TimePassesIsEnabled) {
> NamedRegionTimer T("DAG Legalization", GroupName);
> - CurDAG->Legalize(DisableLegalizeTypes, Fast);
> + CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
> } else {
> - CurDAG->Legalize(DisableLegalizeTypes, Fast);
> + CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
> }
>
> DOUT << "Legalized selection DAG:\n";
> @@ -635,9 +635,9 @@
> // Run the DAG combiner in post-legalize mode.
> if (TimePassesIsEnabled) {
> NamedRegionTimer T("DAG Combining 2", GroupName);
> - CurDAG->Combine(NoIllegalOperations, *AA, Fast);
> + CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
> } else {
> - CurDAG->Combine(NoIllegalOperations, *AA, Fast);
> + CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
> }
>
> DOUT << "Optimized legalized selection DAG:\n";
> @@ -645,7 +645,7 @@
>
> if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
>
> - if (!Fast)
> + if (OptLevel != 0)
> ComputeLiveOutVRegInfo();
>
> // Third, instruction select all of the operations to machine
> code, adding the
> @@ -1082,7 +1082,7 @@
> RegisterScheduler::setDefault(Ctor);
> }
>
> - return Ctor(this, Fast);
> + return Ctor(this, OptLevel);
> }
>
> ScheduleHazardRecognizer
> *SelectionDAGISel::CreateTargetHazardRecognizer() {
>
> Modified: llvm/trunk/lib/Target/ARM/ARM.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/ARM/ARM.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/ARM/ARM.h (original)
> +++ llvm/trunk/lib/Target/ARM/ARM.h Tue Apr 28 19:15:41 2009
> @@ -91,7 +91,7 @@
> FunctionPass *createARMISelDag(ARMTargetMachine &TM);
> FunctionPass *createARMCodePrinterPass(raw_ostream &O,
> ARMTargetMachine &TM,
> - bool Fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
> FunctionPass *createARMCodeEmitterPass(ARMTargetMachine &TM,
> MachineCodeEmitter &MCE);
> FunctionPass *createARMLoadStoreOptimizationPass();
>
> Modified: llvm/trunk/lib/Target/ARM/ARMTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/ARM/ARMTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/ARM/ARMTargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/ARM/ARMTargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -138,35 +138,37 @@
>
>
> // Pass Pipeline Configuration
> -bool ARMTargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool ARMTargetMachine::addInstSelector(PassManagerBase &PM,
> unsigned OptLevel) {
> PM.add(createARMISelDag(*this));
> return false;
> }
>
> -bool ARMTargetMachine::addPreEmitPass(PassManagerBase &PM, bool
> Fast) {
> +bool ARMTargetMachine::addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel) {
> // FIXME: temporarily disabling load / store optimization pass for
> Thumb mode.
> - if (!Fast && !DisableLdStOpti && !Subtarget.isThumb())
> + if (OptLevel != 0 && !DisableLdStOpti && !Subtarget.isThumb())
> PM.add(createARMLoadStoreOptimizationPass());
>
> - if (!Fast && !DisableIfConversion && !Subtarget.isThumb())
> + if (OptLevel != 0 && !DisableIfConversion && !Subtarget.isThumb())
> PM.add(createIfConverterPass());
>
> PM.add(createARMConstantIslandPass());
> return true;
> }
>
> -bool ARMTargetMachine::addAssemblyEmitter(PassManagerBase &PM, bool
> Fast,
> - bool Verbose, raw_ostream
> &Out) {
> +bool ARMTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool Verbose,
> + raw_ostream &Out) {
> // Output assembly language.
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(Out, *this, Fast, Verbose));
> + PM.add(AsmPrinterCtor(Out, *this, OptLevel, Verbose));
>
> return false;
> }
>
>
> -bool ARMTargetMachine::addCodeEmitter(PassManagerBase &PM, bool Fast,
> +bool ARMTargetMachine::addCodeEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool DumpAsm,
> MachineCodeEmitter &MCE) {
> // FIXME: Move this to TargetJITInfo!
> if (DefRelocModel == Reloc::Default)
> @@ -177,20 +179,22 @@
> if (DumpAsm) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(errs(), *this, Fast, true));
> + PM.add(AsmPrinterCtor(errs(), *this, OptLevel, true));
> }
>
> return false;
> }
>
> -bool ARMTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
> bool Fast,
> - bool DumpAsm,
> MachineCodeEmitter &MCE) {
> +bool ARMTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool DumpAsm,
> + MachineCodeEmitter
> &MCE) {
> // Machine code emitter pass for ARM.
> PM.add(createARMCodeEmitterPass(*this, MCE));
> if (DumpAsm) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(errs(), *this, Fast, true));
> + PM.add(AsmPrinterCtor(errs(), *this, OptLevel, true));
> }
>
> return false;
>
> Modified: llvm/trunk/lib/Target/ARM/ARMTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/ARM/ARMTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/ARM/ARMTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/ARM/ARMTargetMachine.h Tue Apr 28 19:15:41
> 2009
> @@ -41,7 +41,7 @@
> // set this functions to ctor pointer at startup time if they are
> linked in.
> typedef FunctionPass *(*AsmPrinterCtorFn)(raw_ostream &o,
> ARMTargetMachine &tm,
> - bool fast, bool verbose);
> + unsigned OptLevel, bool
> verbose);
> static AsmPrinterCtorFn AsmPrinterCtor;
>
> public:
> @@ -69,13 +69,13 @@
> virtual const TargetAsmInfo *createTargetAsmInfo() const;
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addPreEmitPass(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> - virtual bool addCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addCodeEmitter(PassManagerBase &PM, unsigned OptLevel,
> bool DumpAsm, MachineCodeEmitter &MCE);
> - virtual bool addSimpleCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addSimpleCodeEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool DumpAsm, MachineCodeEmitter
> &MCE);
> };
>
>
> Modified: llvm/trunk/lib/Target/ARM/AsmPrinter/ARMAsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/ARM/AsmPrinter/ARMAsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/ARM/AsmPrinter/ARMAsmPrinter.cpp (original)
> +++ llvm/trunk/lib/Target/ARM/AsmPrinter/ARMAsmPrinter.cpp Tue Apr
> 28 19:15:41 2009
> @@ -80,9 +80,9 @@
> /// True if asm printer is printing a series of CONSTPOOL_ENTRY.
> bool InCPMode;
> public:
> - ARMAsmPrinter(raw_ostream &O, TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V), DW(0), MMI(NULL), AFI(NULL), MCP
> (NULL),
> + explicit ARMAsmPrinter(raw_ostream &O, TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V), DW(0), MMI(NULL), AFI(NULL),
> MCP(NULL),
> InCPMode(false) {
> Subtarget = &TM.getSubtarget<ARMSubtarget>();
> }
> @@ -1061,8 +1061,8 @@
> ///
> FunctionPass *llvm::createARMCodePrinterPass(raw_ostream &o,
> ARMTargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new ARMAsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel,
> bool verbose) {
> + return new ARMAsmPrinter(o, tm, tm.getTargetAsmInfo(), OptLevel,
> verbose);
> }
>
> namespace {
>
> Modified: llvm/trunk/lib/Target/Alpha/Alpha.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Alpha/Alpha.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Alpha/Alpha.h (original)
> +++ llvm/trunk/lib/Target/Alpha/Alpha.h Tue Apr 28 19:15:41 2009
> @@ -26,7 +26,7 @@
> FunctionPass *createAlphaISelDag(AlphaTargetMachine &TM);
> FunctionPass *createAlphaCodePrinterPass(raw_ostream &OS,
> TargetMachine &TM,
> - bool Fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
> FunctionPass *createAlphaPatternInstructionSelector(TargetMachine
> &TM);
> FunctionPass *createAlphaCodeEmitterPass(AlphaTargetMachine &TM,
> MachineCodeEmitter &MCE);
>
> Modified: llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -76,31 +76,34 @@
> // Pass Pipeline Configuration
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> -bool AlphaTargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool AlphaTargetMachine::addInstSelector(PassManagerBase &PM,
> + unsigned OptLevel) {
> PM.add(createAlphaISelDag(*this));
> return false;
> }
> -bool AlphaTargetMachine::addPreEmitPass(PassManagerBase &PM, bool
> Fast) {
> +bool AlphaTargetMachine::addPreEmitPass(PassManagerBase &PM,
> + unsigned OptLevel) {
> // Must run branch selection immediately preceding the asm printer
> PM.add(createAlphaBranchSelectionPass());
> return false;
> }
> -bool AlphaTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> bool Fast,
> +bool AlphaTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> bool Verbose,
> raw_ostream &Out) {
> PM.add(createAlphaLLRPPass(*this));
> - PM.add(createAlphaCodePrinterPass(Out, *this, Fast, Verbose));
> + PM.add(createAlphaCodePrinterPass(Out, *this, OptLevel, Verbose));
> return false;
> }
> -bool AlphaTargetMachine::addCodeEmitter(PassManagerBase &PM, bool
> Fast,
> +bool AlphaTargetMachine::addCodeEmitter(PassManagerBase &PM,
> unsigned OptLevel,
> bool DumpAsm,
> MachineCodeEmitter &MCE) {
> PM.add(createAlphaCodeEmitterPass(*this, MCE));
> if (DumpAsm)
> - PM.add(createAlphaCodePrinterPass(errs(), *this, Fast, true));
> + PM.add(createAlphaCodePrinterPass(errs(), *this, OptLevel,
> true));
> return false;
> }
> bool AlphaTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
> - bool Fast, bool
> DumpAsm,
> + unsigned OptLevel,
> bool DumpAsm,
> MachineCodeEmitter
> &MCE) {
> - return addCodeEmitter(PM, Fast, DumpAsm, MCE);
> + return addCodeEmitter(PM, OptLevel, DumpAsm, MCE);
> }
>
> Modified: llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/Alpha/AlphaTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -58,13 +58,13 @@
> static unsigned getModuleMatchQuality(const Module &M);
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addPreEmitPass(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> - virtual bool addCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addCodeEmitter(PassManagerBase &PM, unsigned OptLevel,
> bool DumpAsm, MachineCodeEmitter &MCE);
> - virtual bool addSimpleCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addSimpleCodeEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool DumpAsm, MachineCodeEmitter
> &MCE);
> };
>
>
> Modified: llvm/trunk/lib/Target/Alpha/AsmPrinter/AlphaAsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Alpha/AsmPrinter/AlphaAsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Alpha/AsmPrinter/AlphaAsmPrinter.cpp
> (original)
> +++ llvm/trunk/lib/Target/Alpha/AsmPrinter/AlphaAsmPrinter.cpp Tue
> Apr 28 19:15:41 2009
> @@ -36,9 +36,9 @@
> /// Unique incrementer for label values for referencing Global
> values.
> ///
>
> - AlphaAsmPrinter(raw_ostream &o, TargetMachine &tm,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(o, tm, T, F, V) {}
> + explicit AlphaAsmPrinter(raw_ostream &o, TargetMachine &tm,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(o, tm, T, OL, V) {}
>
> virtual const char *getPassName() const {
> return "Alpha Assembly Printer";
> @@ -68,8 +68,9 @@
> ///
> FunctionPass *llvm::createAlphaCodePrinterPass(raw_ostream &o,
> TargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new AlphaAsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel,
> + bool verbose) {
> + return new AlphaAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> OptLevel, verbose);
> }
>
> #include "AlphaGenAsmWriter.inc"
>
> Modified: llvm/trunk/lib/Target/CBackend/CBackend.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CBackend/CBackend.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CBackend/CBackend.cpp (original)
> +++ llvm/trunk/lib/Target/CBackend/CBackend.cpp Tue Apr 28 19:15:41
> 2009
> @@ -3587,7 +3587,7 @@
> bool CTargetMachine::addPassesToEmitWholeFile(PassManager &PM,
> raw_ostream &o,
> CodeGenFileType
> FileType,
> - bool Fast) {
> + unsigned OptLevel) {
> if (FileType != TargetMachine::AssemblyFile) return true;
>
> PM.add(createGCLoweringPass());
>
> Modified: llvm/trunk/lib/Target/CBackend/CTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CBackend/CTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CBackend/CTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/CBackend/CTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -27,7 +27,8 @@
>
> virtual bool WantsWholeFile() const { return true; }
> virtual bool addPassesToEmitWholeFile(PassManager &PM, raw_ostream
> &Out,
> - CodeGenFileType FileType,
> bool Fast);
> + CodeGenFileType FileType,
> + unsigned OptLevel);
>
> // This class always works, but must be requested explicitly on
> // llc command line.
>
> Modified: llvm/trunk/lib/Target/CellSPU/AsmPrinter/SPUAsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CellSPU/AsmPrinter/SPUAsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CellSPU/AsmPrinter/SPUAsmPrinter.cpp
> (original)
> +++ llvm/trunk/lib/Target/CellSPU/AsmPrinter/SPUAsmPrinter.cpp Tue
> Apr 28 19:15:41 2009
> @@ -48,9 +48,9 @@
> class VISIBILITY_HIDDEN SPUAsmPrinter : public AsmPrinter {
> std::set<std::string> FnStubs, GVStubs;
> public:
> - SPUAsmPrinter(raw_ostream &O, TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V) :
> - AsmPrinter(O, TM, T, F, V) {}
> + explicit SPUAsmPrinter(raw_ostream &O, TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V) :
> + AsmPrinter(O, TM, T, OL, V) {}
>
> virtual const char *getPassName() const {
> return "STI CBEA SPU Assembly Printer";
> @@ -615,6 +615,6 @@
> ///
> FunctionPass *llvm::createSPUAsmPrinterPass(raw_ostream &o,
> SPUTargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new LinuxAsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel, bool
> verbose) {
> + return new LinuxAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> OptLevel, verbose);
> }
>
> Modified: llvm/trunk/lib/Target/CellSPU/SPU.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CellSPU/SPU.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CellSPU/SPU.h (original)
> +++ llvm/trunk/lib/Target/CellSPU/SPU.h Tue Apr 28 19:15:41 2009
> @@ -25,7 +25,7 @@
> FunctionPass *createSPUISelDag(SPUTargetMachine &TM);
> FunctionPass *createSPUAsmPrinterPass(raw_ostream &o,
> SPUTargetMachine &tm,
> - bool fast, bool verbose);
> + unsigned OptLevel, bool
> verbose);
>
> /*--== Utility functions/predicates/etc used all over the place: --
> ==*/
> //! Predicate test for a signed 10-bit value
>
> Modified: llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -81,15 +81,17 @@
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> bool
> -SPUTargetMachine::addInstSelector(PassManagerBase &PM, bool Fast)
> +SPUTargetMachine::addInstSelector(PassManagerBase &PM, unsigned
> OptLevel)
> {
> // Install an instruction selector.
> PM.add(createSPUISelDag(*this));
> return false;
> }
>
> -bool SPUTargetMachine::addAssemblyEmitter(PassManagerBase &PM, bool
> Fast,
> - bool Verbose, raw_ostream
> &Out) {
> - PM.add(createSPUAsmPrinterPass(Out, *this, Fast, Verbose));
> +bool SPUTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool Verbose,
> + raw_ostream &Out) {
> + PM.add(createSPUAsmPrinterPass(Out, *this, OptLevel, Verbose));
> return false;
> }
>
> Modified: llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/CellSPU/SPUTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -83,9 +83,9 @@
> }
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool /*Fast*/);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool /*Fast*/,
> - bool /*Verbose*/, raw_ostream
> &Out);
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> + bool Verbose, raw_ostream &Out);
> };
>
> } // end namespace llvm
>
> Modified: llvm/trunk/lib/Target/CppBackend/CPPBackend.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CppBackend/CPPBackend.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CppBackend/CPPBackend.cpp (original)
> +++ llvm/trunk/lib/Target/CppBackend/CPPBackend.cpp Tue Apr 28
> 19:15:41 2009
> @@ -1995,7 +1995,7 @@
> bool CPPTargetMachine::addPassesToEmitWholeFile(PassManager &PM,
> raw_ostream &o,
> CodeGenFileType
> FileType,
> - bool Fast) {
> + unsigned OptLevel) {
> if (FileType != TargetMachine::AssemblyFile) return true;
> PM.add(new CppWriter(o));
> return false;
>
> Modified: llvm/trunk/lib/Target/CppBackend/CPPTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/CppBackend/CPPTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/CppBackend/CPPTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/CppBackend/CPPTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -29,7 +29,8 @@
>
> virtual bool WantsWholeFile() const { return true; }
> virtual bool addPassesToEmitWholeFile(PassManager &PM, raw_ostream
> &Out,
> - CodeGenFileType FileType,
> bool Fast);
> + CodeGenFileType FileType,
> + unsigned OptLevel);
>
> // This class always works, but shouldn't be the default in most
> cases.
> static unsigned getModuleMatchQuality(const Module &M) { return 1; }
>
> Modified: llvm/trunk/lib/Target/IA64/AsmPrinter/IA64AsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/IA64/AsmPrinter/IA64AsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/IA64/AsmPrinter/IA64AsmPrinter.cpp
> (original)
> +++ llvm/trunk/lib/Target/IA64/AsmPrinter/IA64AsmPrinter.cpp Tue Apr
> 28 19:15:41 2009
> @@ -37,9 +37,9 @@
> class IA64AsmPrinter : public AsmPrinter {
> std::set<std::string> ExternalFunctionNames, ExternalObjectNames;
> public:
> - IA64AsmPrinter(raw_ostream &O, TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V) {}
> + explicit IA64AsmPrinter(raw_ostream &O, TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V) {}
>
> virtual const char *getPassName() const {
> return "IA64 Assembly Printer";
> @@ -370,6 +370,7 @@
> ///
> FunctionPass *llvm::createIA64CodePrinterPass(raw_ostream &o,
> IA64TargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new IA64AsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel,
> + bool verbose) {
> + return new IA64AsmPrinter(o, tm, tm.getTargetAsmInfo(), OptLevel,
> verbose);
> }
>
> Modified: llvm/trunk/lib/Target/IA64/IA64.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/IA64/IA64.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/IA64/IA64.h (original)
> +++ llvm/trunk/lib/Target/IA64/IA64.h Tue Apr 28 19:15:41 2009
> @@ -37,7 +37,7 @@
> ///
> FunctionPass *createIA64CodePrinterPass(raw_ostream &o,
> IA64TargetMachine &tm,
> - bool fast, bool verbose);
> + unsigned OptLevel, bool
> verbose);
>
> } // End llvm namespace
>
>
> Modified: llvm/trunk/lib/Target/IA64/IA64TargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/IA64/IA64TargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/IA64/IA64TargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/IA64/IA64TargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -72,19 +72,21 @@
> // Pass Pipeline Configuration
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> -bool IA64TargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool IA64TargetMachine::addInstSelector(PassManagerBase &PM,
> unsigned OptLEvel){
> PM.add(createIA64DAGToDAGInstructionSelector(*this));
> return false;
> }
>
> -bool IA64TargetMachine::addPreEmitPass(PassManagerBase &PM, bool
> Fast) {
> +bool IA64TargetMachine::addPreEmitPass(PassManagerBase &PM,
> unsigned OptLevel) {
> // Make sure everything is bundled happily
> PM.add(createIA64BundlingPass(*this));
> return true;
> }
> -bool IA64TargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> bool Fast,
> - bool Verbose,
> raw_ostream &Out) {
> - PM.add(createIA64CodePrinterPass(Out, *this, Fast, Verbose));
> +bool IA64TargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool Verbose,
> + raw_ostream &Out) {
> + PM.add(createIA64CodePrinterPass(Out, *this, OptLevel, Verbose));
> return false;
> }
>
>
> Modified: llvm/trunk/lib/Target/IA64/IA64TargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/IA64/IA64TargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/IA64/IA64TargetMachine.h (original)
> +++ llvm/trunk/lib/Target/IA64/IA64TargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -51,9 +51,9 @@
> static unsigned getModuleMatchQuality(const Module &M);
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addPreEmitPass(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> };
> } // End llvm namespace
>
> Modified: llvm/trunk/lib/Target/MSIL/MSILWriter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/MSIL/MSILWriter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/MSIL/MSILWriter.cpp (original)
> +++ llvm/trunk/lib/Target/MSIL/MSILWriter.cpp Tue Apr 28 19:15:41 2009
> @@ -35,7 +35,8 @@
>
> virtual bool WantsWholeFile() const { return true; }
> virtual bool addPassesToEmitWholeFile(PassManager &PM,
> raw_ostream &Out,
> - CodeGenFileType FileType,
> bool Fast);
> + CodeGenFileType FileType,
> + unsigned OptLevel);
>
> // This class always works, but shouldn't be the default in most
> cases.
> static unsigned getModuleMatchQuality(const Module &M) { return
> 1; }
> @@ -1662,7 +1663,8 @@
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> bool MSILTarget::addPassesToEmitWholeFile(PassManager &PM,
> raw_ostream &o,
> - CodeGenFileType FileType,
> bool Fast)
> + CodeGenFileType FileType,
> + unsigned OptLevel)
> {
> if (FileType != TargetMachine::AssemblyFile) return true;
> MSILWriter* Writer = new MSILWriter(o);
>
> Modified: llvm/trunk/lib/Target/Mips/AsmPrinter/MipsAsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Mips/AsmPrinter/MipsAsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Mips/AsmPrinter/MipsAsmPrinter.cpp
> (original)
> +++ llvm/trunk/lib/Target/Mips/AsmPrinter/MipsAsmPrinter.cpp Tue Apr
> 28 19:15:41 2009
> @@ -49,9 +49,9 @@
> class VISIBILITY_HIDDEN MipsAsmPrinter : public AsmPrinter {
> const MipsSubtarget *Subtarget;
> public:
> - MipsAsmPrinter(raw_ostream &O, MipsTargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V) {
> + explicit MipsAsmPrinter(raw_ostream &O, MipsTargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V) {
> Subtarget = &TM.getSubtarget<MipsSubtarget>();
> }
>
> @@ -91,8 +91,8 @@
> /// regardless of whether the function is in SSA form.
> FunctionPass *llvm::createMipsCodePrinterPass(raw_ostream &o,
> MipsTargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new MipsAsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel,
> bool verbose) {
> + return new MipsAsmPrinter(o, tm, tm.getTargetAsmInfo(), OptLevel,
> verbose);
> }
>
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> Modified: llvm/trunk/lib/Target/Mips/Mips.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Mips/Mips.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Mips/Mips.h (original)
> +++ llvm/trunk/lib/Target/Mips/Mips.h Tue Apr 28 19:15:41 2009
> @@ -25,7 +25,7 @@
> FunctionPass *createMipsDelaySlotFillerPass(MipsTargetMachine &TM);
> FunctionPass *createMipsCodePrinterPass(raw_ostream &OS,
> MipsTargetMachine &TM,
> - bool Fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
> } // end namespace llvm;
>
> // Defines symbolic names for Mips registers. This defines a
> mapping from
>
> Modified: llvm/trunk/lib/Target/Mips/MipsTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Mips/MipsTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Mips/MipsTargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/Mips/MipsTargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -105,7 +105,7 @@
> // Install an instruction selector pass using
> // the ISelDag to gen Mips code.
> bool MipsTargetMachine::
> -addInstSelector(PassManagerBase &PM, bool Fast)
> +addInstSelector(PassManagerBase &PM, unsigned OptLevel)
> {
> PM.add(createMipsISelDag(*this));
> return false;
> @@ -115,7 +115,7 @@
> // machine code is emitted. return true if -print-machineinstrs should
> // print out the code after the passes.
> bool MipsTargetMachine::
> -addPreEmitPass(PassManagerBase &PM, bool Fast)
> +addPreEmitPass(PassManagerBase &PM, unsigned OptLevel)
> {
> PM.add(createMipsDelaySlotFillerPass(*this));
> return true;
> @@ -124,10 +124,10 @@
> // Implements the AssemblyEmitter for the target. Must return
> // true if AssemblyEmitter is supported
> bool MipsTargetMachine::
> -addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> +addAssemblyEmitter(PassManagerBase &PM, unsigned OptLevel,
> bool Verbose, raw_ostream &Out)
> {
> // Output assembly language.
> - PM.add(createMipsCodePrinterPass(Out, *this, Fast, Verbose));
> + PM.add(createMipsCodePrinterPass(Out, *this, OptLevel, Verbose));
> return false;
> }
>
> Modified: llvm/trunk/lib/Target/Mips/MipsTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Mips/MipsTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Mips/MipsTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/Mips/MipsTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -57,9 +57,9 @@
> static unsigned getModuleMatchQuality(const Module &M);
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addPreEmitPass(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> };
>
>
> Modified: llvm/trunk/lib/Target/PIC16/PIC16.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PIC16/PIC16.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PIC16/PIC16.h (original)
> +++ llvm/trunk/lib/Target/PIC16/PIC16.h Tue Apr 28 19:15:41 2009
> @@ -75,7 +75,7 @@
> FunctionPass *createPIC16ISelDag(PIC16TargetMachine &TM);
> FunctionPass *createPIC16CodePrinterPass(raw_ostream &OS,
> PIC16TargetMachine &TM,
> - bool Fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
> } // end namespace llvm;
>
> // Defines symbolic names for PIC16 registers. This defines a
> mapping from
>
> Modified: llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.cpp (original)
> +++ llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.cpp Tue Apr 28
> 19:15:41 2009
> @@ -161,8 +161,9 @@
> ///
> FunctionPass *llvm::createPIC16CodePrinterPass(raw_ostream &o,
> PIC16TargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new PIC16AsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel,
> + bool verbose) {
> + return new PIC16AsmPrinter(o, tm, tm.getTargetAsmInfo(),
> OptLevel, verbose);
> }
>
> void PIC16AsmPrinter::printOperand(const MachineInstr *MI, int
> opNum) {
>
> Modified: llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.h (original)
> +++ llvm/trunk/lib/Target/PIC16/PIC16AsmPrinter.h Tue Apr 28
> 19:15:41 2009
> @@ -24,9 +24,9 @@
>
> namespace llvm {
> struct VISIBILITY_HIDDEN PIC16AsmPrinter : public AsmPrinter {
> - PIC16AsmPrinter(raw_ostream &O, PIC16TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V) {
> + explicit PIC16AsmPrinter(raw_ostream &O, PIC16TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V) {
> CurBank = "";
> FunctionLabelBegin = '@';
> IsRomData = false;
>
> Modified: llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -55,17 +55,18 @@
> return new PIC16TargetAsmInfo(*this);
> }
>
> -bool PIC16TargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool PIC16TargetMachine::addInstSelector(PassManagerBase &PM,
> + unsigned OptLevel) {
> // Install an instruction selector.
> PM.add(createPIC16ISelDag(*this));
> return false;
> }
>
> bool PIC16TargetMachine::
> -addAssemblyEmitter(PassManagerBase &PM, bool Fast, bool Verbose,
> +addAssemblyEmitter(PassManagerBase &PM, unsigned OptLevel, bool
> Verbose,
> raw_ostream &Out) {
> // Output assembly language.
> - PM.add(createPIC16CodePrinterPass(Out, *this, Fast, Verbose));
> + PM.add(createPIC16CodePrinterPass(Out, *this, OptLevel, Verbose));
> return false;
> }
>
>
> Modified: llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.h (original)
> +++ llvm/trunk/lib/Target/PIC16/PIC16TargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -57,8 +57,8 @@
> return const_cast<PIC16TargetLowering*>(&TLInfo);
> }
>
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> }; // PIC16TargetMachine.
>
>
> Modified: llvm/trunk/lib/Target/PowerPC/AsmPrinter/PPCAsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PowerPC/AsmPrinter/PPCAsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PowerPC/AsmPrinter/PPCAsmPrinter.cpp
> (original)
> +++ llvm/trunk/lib/Target/PowerPC/AsmPrinter/PPCAsmPrinter.cpp Tue
> Apr 28 19:15:41 2009
> @@ -54,9 +54,9 @@
> StringSet<> FnStubs, GVStubs, HiddenGVStubs;
> const PPCSubtarget &Subtarget;
> public:
> - PPCAsmPrinter(raw_ostream &O, TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V),
> + explicit PPCAsmPrinter(raw_ostream &O, TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V),
> Subtarget(TM.getSubtarget<PPCSubtarget>()) {}
>
> virtual const char *getPassName() const {
> @@ -297,9 +297,9 @@
> DwarfWriter *DW;
> MachineModuleInfo *MMI;
> public:
> - PPCLinuxAsmPrinter(raw_ostream &O, PPCTargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : PPCAsmPrinter(O, TM, T, F, V), DW(0), MMI(0) {}
> + explicit PPCLinuxAsmPrinter(raw_ostream &O, PPCTargetMachine &TM,
> + const TargetAsmInfo *T, unsigned
> OL, bool V)
> + : PPCAsmPrinter(O, TM, T, OL, V), DW(0), MMI(0) {}
>
> virtual const char *getPassName() const {
> return "Linux PPC Assembly Printer";
> @@ -326,9 +326,9 @@
> MachineModuleInfo *MMI;
> raw_ostream &OS;
> public:
> - PPCDarwinAsmPrinter(raw_ostream &O, PPCTargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : PPCAsmPrinter(O, TM, T, F, V), DW(0), MMI(0), OS(O) {}
> + explicit PPCDarwinAsmPrinter(raw_ostream &O, PPCTargetMachine
> &TM,
> + const TargetAsmInfo *T, unsigned
> OL, bool V)
> + : PPCAsmPrinter(O, TM, T, OL, V), DW(0), MMI(0), OS(O) {}
>
> virtual const char *getPassName() const {
> return "Darwin PPC Assembly Printer";
> @@ -1176,13 +1176,15 @@
> ///
> FunctionPass *llvm::createPPCAsmPrinterPass(raw_ostream &o,
> PPCTargetMachine &tm,
> - bool fast, bool
> verbose) {
> + unsigned OptLevel, bool
> verbose) {
> const PPCSubtarget *Subtarget = &tm.getSubtarget<PPCSubtarget>();
>
> if (Subtarget->isDarwin()) {
> - return new PPCDarwinAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> fast, verbose);
> + return new PPCDarwinAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> + OptLevel, verbose);
> } else {
> - return new PPCLinuxAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> fast, verbose);
> + return new PPCLinuxAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> + OptLevel, verbose);
> }
> }
>
>
> Modified: llvm/trunk/lib/Target/PowerPC/PPC.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PowerPC/PPC.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PowerPC/PPC.h (original)
> +++ llvm/trunk/lib/Target/PowerPC/PPC.h Tue Apr 28 19:15:41 2009
> @@ -28,7 +28,7 @@
> FunctionPass *createPPCISelDag(PPCTargetMachine &TM);
> FunctionPass *createPPCAsmPrinterPass(raw_ostream &OS,
> PPCTargetMachine &TM,
> - bool Fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
> FunctionPass *createPPCCodeEmitterPass(PPCTargetMachine &TM,
> MachineCodeEmitter &MCE);
> } // end namespace llvm;
>
> Modified: llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -129,29 +129,31 @@
> // Pass Pipeline Configuration
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> -bool PPCTargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool PPCTargetMachine::addInstSelector(PassManagerBase &PM,
> unsigned OptLevel) {
> // Install an instruction selector.
> PM.add(createPPCISelDag(*this));
> return false;
> }
>
> -bool PPCTargetMachine::addPreEmitPass(PassManagerBase &PM, bool
> Fast) {
> +bool PPCTargetMachine::addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel) {
>
> // Must run branch selection immediately preceding the asm printer.
> PM.add(createPPCBranchSelectionPass());
> return false;
> }
>
> -bool PPCTargetMachine::addAssemblyEmitter(PassManagerBase &PM, bool
> Fast,
> - bool Verbose, raw_ostream
> &Out) {
> +bool PPCTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool Verbose,
> + raw_ostream &Out) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(Out, *this, Fast, Verbose));
> + PM.add(AsmPrinterCtor(Out, *this, OptLevel, Verbose));
>
> return false;
> }
>
> -bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM, bool Fast,
> +bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool DumpAsm,
> MachineCodeEmitter &MCE) {
> // The JIT should use the static relocation model in ppc32 mode,
> PIC in ppc64.
> // FIXME: This should be moved to TargetJITInfo!!
> @@ -176,20 +178,20 @@
> if (DumpAsm) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(errs(), *this, Fast, true));
> + PM.add(AsmPrinterCtor(errs(), *this, OptLevel, true));
> }
>
> return false;
> }
>
> -bool PPCTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
> bool Fast,
> +bool PPCTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
> unsigned OptLevel,
> bool DumpAsm,
> MachineCodeEmitter &MCE) {
> // Machine code emitter pass for PowerPC.
> PM.add(createPPCCodeEmitterPass(*this, MCE));
> if (DumpAsm) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(errs(), *this, Fast, true));
> + PM.add(AsmPrinterCtor(errs(), *this, OptLevel, true));
> }
>
> return false;
>
> Modified: llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/PowerPC/PPCTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -46,7 +46,7 @@
> // set this functions to ctor pointer at startup time if they are
> linked in.
> typedef FunctionPass *(*AsmPrinterCtorFn)(raw_ostream &o,
> PPCTargetMachine &tm,
> - bool fast, bool verbose);
> + unsigned OptLevel, bool
> verbose);
> static AsmPrinterCtorFn AsmPrinterCtor;
>
> public:
> @@ -76,13 +76,13 @@
> }
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addPreEmitPass(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> - virtual bool addCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addCodeEmitter(PassManagerBase &PM, unsigned OptLevel,
> bool DumpAsm, MachineCodeEmitter &MCE);
> - virtual bool addSimpleCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addSimpleCodeEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool DumpAsm, MachineCodeEmitter
> &MCE);
> virtual bool getEnableTailMergeDefault() const;
> };
>
> Modified: llvm/trunk/lib/Target/Sparc/AsmPrinter/SparcAsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Sparc/AsmPrinter/SparcAsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Sparc/AsmPrinter/SparcAsmPrinter.cpp
> (original)
> +++ llvm/trunk/lib/Target/Sparc/AsmPrinter/SparcAsmPrinter.cpp Tue
> Apr 28 19:15:41 2009
> @@ -48,9 +48,9 @@
> typedef std::map<const Value *, unsigned> ValueMapTy;
> ValueMapTy NumberForBB;
> public:
> - SparcAsmPrinter(raw_ostream &O, TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V) {}
> + explicit SparcAsmPrinter(raw_ostream &O, TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V) {}
>
> virtual const char *getPassName() const {
> return "Sparc Assembly Printer";
> @@ -82,8 +82,9 @@
> ///
> FunctionPass *llvm::createSparcCodePrinterPass(raw_ostream &o,
> TargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new SparcAsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel,
> + bool verbose) {
> + return new SparcAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> OptLevel, verbose);
> }
>
> /// runOnMachineFunction - This uses the printInstruction()
>
> Modified: llvm/trunk/lib/Target/Sparc/Sparc.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Sparc/Sparc.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Sparc/Sparc.h (original)
> +++ llvm/trunk/lib/Target/Sparc/Sparc.h Tue Apr 28 19:15:41 2009
> @@ -25,7 +25,7 @@
>
> FunctionPass *createSparcISelDag(SparcTargetMachine &TM);
> FunctionPass *createSparcCodePrinterPass(raw_ostream &OS,
> TargetMachine &TM,
> - bool Fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
> FunctionPass *createSparcDelaySlotFillerPass(TargetMachine &TM);
> FunctionPass *createSparcFPMoverPass(TargetMachine &TM);
> } // end namespace llvm;
>
> Modified: llvm/trunk/lib/Target/Sparc/SparcTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Sparc/SparcTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Sparc/SparcTargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/Sparc/SparcTargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -68,7 +68,8 @@
> #endif
> }
>
> -bool SparcTargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool SparcTargetMachine::addInstSelector(PassManagerBase &PM,
> + unsigned OptLevel) {
> PM.add(createSparcISelDag(*this));
> return false;
> }
> @@ -76,15 +77,17 @@
> /// addPreEmitPass - This pass may be implemented by targets that
> want to run
> /// passes immediately before machine code is emitted. This should
> return
> /// true if -print-machineinstrs should print out the code after the
> passes.
> -bool SparcTargetMachine::addPreEmitPass(PassManagerBase &PM, bool
> Fast) {
> +bool SparcTargetMachine::addPreEmitPass(PassManagerBase &PM,
> unsigned OptLevel){
> PM.add(createSparcFPMoverPass(*this));
> PM.add(createSparcDelaySlotFillerPass(*this));
> return true;
> }
>
> -bool SparcTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> bool Fast,
> - bool Verbose,
> raw_ostream &Out) {
> +bool SparcTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool Verbose,
> + raw_ostream &Out) {
> // Output assembly language.
> - PM.add(createSparcCodePrinterPass(Out, *this, Fast, Verbose));
> + PM.add(createSparcCodePrinterPass(Out, *this, OptLevel, Verbose));
> return false;
> }
>
> Modified: llvm/trunk/lib/Target/Sparc/SparcTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/Sparc/SparcTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/Sparc/SparcTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/Sparc/SparcTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -51,9 +51,9 @@
> static unsigned getModuleMatchQuality(const Module &M);
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addPreEmitPass(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPreEmitPass(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> };
>
>
> Modified: llvm/trunk/lib/Target/X86/AsmPrinter/X86ATTAsmPrinter.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/AsmPrinter/X86ATTAsmPrinter.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/X86/AsmPrinter/X86ATTAsmPrinter.h (original)
> +++ llvm/trunk/lib/Target/X86/AsmPrinter/X86ATTAsmPrinter.h Tue Apr
> 28 19:15:41 2009
> @@ -33,9 +33,9 @@
> MachineModuleInfo *MMI;
> const X86Subtarget *Subtarget;
> public:
> - X86ATTAsmPrinter(raw_ostream &O, X86TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V), DW(0), MMI(0) {
> + explicit X86ATTAsmPrinter(raw_ostream &O, X86TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V), DW(0), MMI(0) {
> Subtarget = &TM.getSubtarget<X86Subtarget>();
> }
>
>
> Modified: llvm/trunk/lib/Target/X86/AsmPrinter/X86AsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/AsmPrinter/X86AsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/X86/AsmPrinter/X86AsmPrinter.cpp (original)
> +++ llvm/trunk/lib/Target/X86/AsmPrinter/X86AsmPrinter.cpp Tue Apr
> 28 19:15:41 2009
> @@ -25,13 +25,15 @@
> ///
> FunctionPass *llvm::createX86CodePrinterPass(raw_ostream &o,
> X86TargetMachine &tm,
> - bool fast, bool
> verbose) {
> + unsigned OptLevel,
> bool verbose) {
> const X86Subtarget *Subtarget = &tm.getSubtarget<X86Subtarget>();
>
> if (Subtarget->isFlavorIntel()) {
> - return new X86IntelAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> fast, verbose);
> + return new X86IntelAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> + OptLevel, verbose);
> } else {
> - return new X86ATTAsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + return new X86ATTAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> + OptLevel, verbose);
> }
> }
>
>
> Modified: llvm/trunk/lib/Target/X86/AsmPrinter/X86IntelAsmPrinter.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/AsmPrinter/X86IntelAsmPrinter.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/X86/AsmPrinter/X86IntelAsmPrinter.h
> (original)
> +++ llvm/trunk/lib/Target/X86/AsmPrinter/X86IntelAsmPrinter.h Tue
> Apr 28 19:15:41 2009
> @@ -25,9 +25,9 @@
> namespace llvm {
>
> struct VISIBILITY_HIDDEN X86IntelAsmPrinter : public AsmPrinter {
> - X86IntelAsmPrinter(raw_ostream &O, X86TargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V) {}
> + explicit X86IntelAsmPrinter(raw_ostream &O, X86TargetMachine &TM,
> + const TargetAsmInfo *T, unsigned OL,
> bool V)
> + : AsmPrinter(O, TM, T, OL, V) {}
>
> virtual const char *getPassName() const {
> return "X86 Intel-Style Assembly Printer";
>
> Modified: llvm/trunk/lib/Target/X86/X86.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/X86.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/X86/X86.h (original)
> +++ llvm/trunk/lib/Target/X86/X86.h Tue Apr 28 19:15:41 2009
> @@ -25,7 +25,7 @@
> /// createX86ISelDag - This pass converts a legalized DAG into a
> /// X86-specific DAG, ready for instruction scheduling.
> ///
> -FunctionPass *createX86ISelDag(X86TargetMachine &TM, bool Fast);
> +FunctionPass *createX86ISelDag(X86TargetMachine &TM, unsigned
> OptSize);
>
> /// createX86FloatingPointStackifierPass - This function returns a
> pass which
> /// converts floating point register references and pseudo
> instructions into
> @@ -44,7 +44,7 @@
> ///
> FunctionPass *createX86CodePrinterPass(raw_ostream &o,
> X86TargetMachine &tm,
> - bool fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
>
> /// createX86CodeEmitterPass - Return a pass that emits the
> collected X86 code
> /// to the specified MCE object.
>
> Modified: llvm/trunk/lib/Target/X86/X86ISelDAGToDAG.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/X86ISelDAGToDAG.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/X86/X86ISelDAGToDAG.cpp (original)
> +++ llvm/trunk/lib/Target/X86/X86ISelDAGToDAG.cpp Tue Apr 28
> 19:15:41 2009
> @@ -134,8 +134,8 @@
> bool OptForSize;
>
> public:
> - X86DAGToDAGISel(X86TargetMachine &tm, bool fast)
> - : SelectionDAGISel(tm, fast),
> + explicit X86DAGToDAGISel(X86TargetMachine &tm, unsigned OptLevel)
> + : SelectionDAGISel(tm, OptLevel),
> TM(tm), X86Lowering(*TM.getTargetLowering()),
> Subtarget(&TM.getSubtarget<X86Subtarget>()),
> OptForSize(false) {}
> @@ -306,7 +306,7 @@
>
> bool X86DAGToDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
> SDNode *Root) const {
> - if (Fast) return false;
> + if (OptLevel == 0) return false;
>
> if (U == Root)
> switch (U->getOpcode()) {
> @@ -512,7 +512,7 @@
>
>
> /// PreprocessForRMW - Preprocess the DAG to make instruction
> selection better.
> -/// This is only run if not in -fast mode (aka -O0).
> +/// This is only run if not in -O0 mode.
> /// This allows the instruction selector to pick more read-modify-
> write
> /// instructions. This is a common case:
> ///
> @@ -714,10 +714,10 @@
> OptForSize = F->hasFnAttr(Attribute::OptimizeForSize);
>
> DEBUG(BB->dump());
> - if (!Fast)
> + if (OptLevel != 0)
> PreprocessForRMW();
>
> - // FIXME: This should only happen when not -fast.
> + // FIXME: This should only happen when not compiled with -O0.
> PreprocessForFPConvert();
>
> // Codegen the basic block.
> @@ -1744,6 +1744,6 @@
> /// createX86ISelDag - This pass converts a legalized DAG into a
> /// X86-specific DAG, ready for instruction scheduling.
> ///
> -FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool
> Fast) {
> - return new X86DAGToDAGISel(TM, Fast);
> +FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, unsigned
> OptLevel) {
> + return new X86DAGToDAGISel(TM, OptLevel);
> }
>
> Modified: llvm/trunk/lib/Target/X86/X86TargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/X86TargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/X86/X86TargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/X86/X86TargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -180,9 +180,9 @@
> // Pass Pipeline Configuration
> //
> =
> =
> =
> ----------------------------------------------------------------------=
> ==//
>
> -bool X86TargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool X86TargetMachine::addInstSelector(PassManagerBase &PM,
> unsigned OptLevel) {
> // Install an instruction selector.
> - PM.add(createX86ISelDag(*this, Fast));
> + PM.add(createX86ISelDag(*this, OptLevel));
>
> // If we're using Fast-ISel, clean up the mess.
> if (EnableFastISel)
> @@ -194,27 +194,29 @@
> return false;
> }
>
> -bool X86TargetMachine::addPreRegAlloc(PassManagerBase &PM, bool
> Fast) {
> +bool X86TargetMachine::addPreRegAlloc(PassManagerBase &PM, unsigned
> OptLevel) {
> // Calculate and set max stack object alignment early, so we can
> decide
> // whether we will need stack realignment (and thus FP).
> PM.add(createX86MaxStackAlignmentCalculatorPass());
> return false; // -print-machineinstr shouldn't print after this.
> }
>
> -bool X86TargetMachine::addPostRegAlloc(PassManagerBase &PM, bool
> Fast) {
> +bool X86TargetMachine::addPostRegAlloc(PassManagerBase &PM,
> unsigned OptLevel) {
> PM.add(createX86FloatingPointStackifierPass());
> return true; // -print-machineinstr should print after this.
> }
>
> -bool X86TargetMachine::addAssemblyEmitter(PassManagerBase &PM, bool
> Fast,
> - bool Verbose, raw_ostream
> &Out) {
> +bool X86TargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool Verbose,
> + raw_ostream &Out) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(Out, *this, Fast, Verbose));
> + PM.add(AsmPrinterCtor(Out, *this, OptLevel, Verbose));
> return false;
> }
>
> -bool X86TargetMachine::addCodeEmitter(PassManagerBase &PM, bool Fast,
> +bool X86TargetMachine::addCodeEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool DumpAsm,
> MachineCodeEmitter &MCE) {
> // FIXME: Move this to TargetJITInfo!
> // On Darwin, do not override 64-bit setting made in
> X86TargetMachine().
> @@ -236,19 +238,20 @@
> if (DumpAsm) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(errs(), *this, Fast, true));
> + PM.add(AsmPrinterCtor(errs(), *this, OptLevel, true));
> }
>
> return false;
> }
>
> -bool X86TargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
> bool Fast,
> - bool DumpAsm,
> MachineCodeEmitter &MCE) {
> +bool X86TargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
> + unsigned OptLevel, bool
> DumpAsm,
> + MachineCodeEmitter
> &MCE) {
> PM.add(createX86CodeEmitterPass(*this, MCE));
> if (DumpAsm) {
> assert(AsmPrinterCtor && "AsmPrinter was not linked in");
> if (AsmPrinterCtor)
> - PM.add(AsmPrinterCtor(errs(), *this, Fast, true));
> + PM.add(AsmPrinterCtor(errs(), *this, OptLevel, true));
> }
>
> return false;
>
> Modified: llvm/trunk/lib/Target/X86/X86TargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/X86TargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/X86/X86TargetMachine.h (original)
> +++ llvm/trunk/lib/Target/X86/X86TargetMachine.h Tue Apr 28 19:15:41
> 2009
> @@ -45,7 +45,7 @@
> // set this functions to ctor pointer at startup time if they are
> linked in.
> typedef FunctionPass *(*AsmPrinterCtorFn)(raw_ostream &o,
> X86TargetMachine &tm,
> - bool fast, bool verbose);
> + unsigned OptLevel, bool
> verbose);
> static AsmPrinterCtorFn AsmPrinterCtor;
>
> public:
> @@ -74,14 +74,14 @@
> }
>
> // Set up the pass pipeline.
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addPreRegAlloc(PassManagerBase &PM, bool Fast);
> - virtual bool addPostRegAlloc(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPreRegAlloc(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addPostRegAlloc(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> - virtual bool addCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addCodeEmitter(PassManagerBase &PM, unsigned OptLevel,
> bool DumpAsm, MachineCodeEmitter &MCE);
> - virtual bool addSimpleCodeEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addSimpleCodeEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool DumpAsm, MachineCodeEmitter
> &MCE);
>
> /// symbolicAddressesAreRIPRel - Return true if symbolic addresses
> are
>
> Modified: llvm/trunk/lib/Target/XCore/XCore.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/XCore/XCore.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/XCore/XCore.h (original)
> +++ llvm/trunk/lib/Target/XCore/XCore.h Tue Apr 28 19:15:41 2009
> @@ -24,7 +24,7 @@
> FunctionPass *createXCoreISelDag(XCoreTargetMachine &TM);
> FunctionPass *createXCoreCodePrinterPass(raw_ostream &OS,
> XCoreTargetMachine &TM,
> - bool Fast, bool Verbose);
> + unsigned OptLevel, bool
> Verbose);
> } // end namespace llvm;
>
> // Defines symbolic names for XCore registers. This defines a
> mapping from
>
> Modified: llvm/trunk/lib/Target/XCore/XCoreAsmPrinter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/XCore/XCoreAsmPrinter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/XCore/XCoreAsmPrinter.cpp (original)
> +++ llvm/trunk/lib/Target/XCore/XCoreAsmPrinter.cpp Tue Apr 28
> 19:15:41 2009
> @@ -58,8 +58,8 @@
> const XCoreSubtarget &Subtarget;
> public:
> XCoreAsmPrinter(raw_ostream &O, XCoreTargetMachine &TM,
> - const TargetAsmInfo *T, bool F, bool V)
> - : AsmPrinter(O, TM, T, F, V), DW(0),
> + const TargetAsmInfo *T, unsigned OL, bool V)
> + : AsmPrinter(O, TM, T, OL, V), DW(0),
> Subtarget(*TM.getSubtargetImpl()) {}
>
> virtual const char *getPassName() const {
> @@ -105,8 +105,9 @@
> ///
> FunctionPass *llvm::createXCoreCodePrinterPass(raw_ostream &o,
> XCoreTargetMachine &tm,
> - bool fast, bool
> verbose) {
> - return new XCoreAsmPrinter(o, tm, tm.getTargetAsmInfo(), fast,
> verbose);
> + unsigned OptLevel,
> + bool verbose) {
> + return new XCoreAsmPrinter(o, tm, tm.getTargetAsmInfo(),
> OptLevel, verbose);
> }
>
> // PrintEscapedString - Print each character of the specified
> string, escaping
>
> Modified: llvm/trunk/lib/Target/XCore/XCoreTargetMachine.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/XCore/XCoreTargetMachine.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/XCore/XCoreTargetMachine.cpp (original)
> +++ llvm/trunk/lib/Target/XCore/XCoreTargetMachine.cpp Tue Apr 28
> 19:15:41 2009
> @@ -55,14 +55,17 @@
> return 0;
> }
>
> -bool XCoreTargetMachine::addInstSelector(PassManagerBase &PM, bool
> Fast) {
> +bool XCoreTargetMachine::addInstSelector(PassManagerBase &PM,
> + unsigned OptLevel) {
> PM.add(createXCoreISelDag(*this));
> return false;
> }
>
> -bool XCoreTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> bool Fast,
> - bool Verbose,
> raw_ostream &Out) {
> +bool XCoreTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
> + unsigned OptLevel,
> + bool Verbose,
> + raw_ostream &Out) {
> // Output assembly language.
> - PM.add(createXCoreCodePrinterPass(Out, *this, Fast, Verbose));
> + PM.add(createXCoreCodePrinterPass(Out, *this, OptLevel, Verbose));
> return false;
> }
>
> Modified: llvm/trunk/lib/Target/XCore/XCoreTargetMachine.h
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/XCore/XCoreTargetMachine.h?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/lib/Target/XCore/XCoreTargetMachine.h (original)
> +++ llvm/trunk/lib/Target/XCore/XCoreTargetMachine.h Tue Apr 28
> 19:15:41 2009
> @@ -52,8 +52,8 @@
> static unsigned getModuleMatchQuality(const Module &M);
>
> // Pass Pipeline Configuration
> - virtual bool addInstSelector(PassManagerBase &PM, bool Fast);
> - virtual bool addAssemblyEmitter(PassManagerBase &PM, bool Fast,
> + virtual bool addInstSelector(PassManagerBase &PM, unsigned
> OptLevel);
> + virtual bool addAssemblyEmitter(PassManagerBase &PM, unsigned
> OptLevel,
> bool Verbose, raw_ostream &Out);
> };
>
>
> Modified: llvm/trunk/test/CodeGen/Generic/2006-06-12-
> LowerSwitchCrash.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/Generic/2006-06-12-LowerSwitchCrash.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/Generic/2006-06-12-LowerSwitchCrash.ll
> (original)
> +++ llvm/trunk/test/CodeGen/Generic/2006-06-12-LowerSwitchCrash.ll
> Tue Apr 28 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -fast
> +; RUN: llvm-as < %s | llc -O0
>
> define float @test(i32 %tmp12771278) {
> switch i32 %tmp12771278, label %bb1279 [
>
> Modified: llvm/trunk/test/CodeGen/Generic/2006-06-13-
> ComputeMaskedBitsCrash.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/Generic/2006-06-13-ComputeMaskedBitsCrash.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/Generic/2006-06-13-
> ComputeMaskedBitsCrash.ll (original)
> +++ llvm/trunk/test/CodeGen/Generic/2006-06-13-
> ComputeMaskedBitsCrash.ll Tue Apr 28 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -fast
> +; RUN: llvm-as < %s | llc -O0
>
> %struct.cl_perfunc_opts = type { i8, i8, i8, i8, i8, i8, i8, i8, i8,
> i8, i8, i8, i32, i32, i32, i32, i32, i32, i32 }
> @cl_pf_opts = external global %struct.cl_perfunc_opts ; <
> %struct.cl_perfunc_opts*> [#uses=2]
>
> Modified: llvm/trunk/test/CodeGen/Generic/2007-04-13-
> SwitchLowerBadPhi.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/Generic/2007-04-13-SwitchLowerBadPhi.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/Generic/2007-04-13-SwitchLowerBadPhi.ll
> (original)
> +++ llvm/trunk/test/CodeGen/Generic/2007-04-13-SwitchLowerBadPhi.ll
> Tue Apr 28 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -fast
> +; RUN: llvm-as < %s | llc -O0
> ; PR 1323
>
> ; ModuleID = 'test.bc'
>
> Modified: llvm/trunk/test/CodeGen/PowerPC/cr_spilling.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/PowerPC/cr_spilling.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/PowerPC/cr_spilling.ll (original)
> +++ llvm/trunk/test/CodeGen/PowerPC/cr_spilling.ll Tue Apr 28
> 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -march=ppc32 -regalloc=local -fast -
> relocation-model=pic -o -
> +; RUN: llvm-as < %s | llc -march=ppc32 -regalloc=local -O0 -
> relocation-model=pic -o -
> ; PR1638
>
> @.str242 = external constant [3 x i8] ; <[3 x i8]*> [#uses=1]
>
> Modified: llvm/trunk/test/CodeGen/X86/2008-04-15-LiveVariableBug.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/2008-04-15-LiveVariableBug.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/2008-04-15-LiveVariableBug.ll
> (original)
> +++ llvm/trunk/test/CodeGen/X86/2008-04-15-LiveVariableBug.ll Tue
> Apr 28 19:15:41 2009
> @@ -1,5 +1,5 @@
> ; RUN: llvm-as < %s | llc -mtriple=x86_64-apple-darwin
> -; RUN: llvm-as < %s | llc -mtriple=x86_64-apple-darwin -relocation-
> model=pic -disable-fp-elim -fast -regalloc=local
> +; RUN: llvm-as < %s | llc -mtriple=x86_64-apple-darwin -relocation-
> model=pic -disable-fp-elim -O0 -regalloc=local
>
> %struct.CGPoint = type { double, double }
> %struct.NSArray = type { %struct.NSObject }
>
> Modified: llvm/trunk/test/CodeGen/X86/2008-05-21-CoalescerBug.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/2008-05-21-CoalescerBug.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/2008-05-21-CoalescerBug.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/2008-05-21-CoalescerBug.ll Tue Apr
> 28 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -march=x86 -fast -fast-isel=false | grep
> mov | count 5
> +; RUN: llvm-as < %s | llc -march=x86 -O0 -fast-isel=false | grep
> mov | count 5
> ; PR2343
>
> %llvm.dbg.anchor.type = type { i32, i32 }
>
> Modified: llvm/trunk/test/CodeGen/X86/2009-03-23-LinearScanBug.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/2009-03-23-LinearScanBug.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/2009-03-23-LinearScanBug.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/2009-03-23-LinearScanBug.ll Tue Apr
> 28 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -mtriple=i386-apple-darwin -fast
> +; RUN: llvm-as < %s | llc -mtriple=i386-apple-darwin -O0
>
> define fastcc void @optimize_bit_field() nounwind {
> bb4:
>
> Modified: llvm/trunk/test/CodeGen/X86/2009-04-14-IllegalRegs.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/2009-04-14-IllegalRegs.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/2009-04-14-IllegalRegs.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/2009-04-14-IllegalRegs.ll Tue Apr 28
> 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -mtriple=i386-apple-darwin -fast -
> regalloc=local | not grep sil
> +; RUN: llvm-as < %s | llc -mtriple=i386-apple-darwin -O0 -
> regalloc=local | not grep sil
> ; rdar://6787136
>
> %struct.X = type { i8, [32 x i8] }
>
> Modified: llvm/trunk/test/CodeGen/X86/add-with-overflow.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/add-with-overflow.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/add-with-overflow.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/add-with-overflow.ll Tue Apr 28
> 19:15:41 2009
> @@ -1,7 +1,7 @@
> ; RUN: llvm-as < %s | llc -march=x86 | grep {jo} | count 2
> ; RUN: llvm-as < %s | llc -march=x86 | grep {jb} | count 2
> -; RUN: llvm-as < %s | llc -march=x86 -fast | grep {jo} | count 2
> -; RUN: llvm-as < %s | llc -march=x86 -fast | grep {jb} | count 2
> +; RUN: llvm-as < %s | llc -march=x86 -O0 | grep {jo} | count 2
> +; RUN: llvm-as < %s | llc -march=x86 -O0 | grep {jb} | count 2
>
> @ok = internal constant [4 x i8] c"%d\0A\00"
> @no = internal constant [4 x i8] c"no\0A\00"
>
> Modified: llvm/trunk/test/CodeGen/X86/fast-isel-bail.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/fast-isel-bail.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/fast-isel-bail.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/fast-isel-bail.ll Tue Apr 28
> 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -march=x86 -fast
> +; RUN: llvm-as < %s | llc -march=x86 -O0
>
> ; This file is for regression tests for cases where FastISel needs
> ; to gracefully bail out and let SelectionDAGISel take over.
>
> Modified: llvm/trunk/test/CodeGen/X86/fast-isel-gep-sext.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/fast-isel-gep-sext.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/fast-isel-gep-sext.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/fast-isel-gep-sext.ll Tue Apr 28
> 19:15:41 2009
> @@ -1,5 +1,5 @@
> -; RUN: llvm-as < %s | llc -march=x86-64 -fast | grep movslq
> -; RUN: llvm-as < %s | llc -march=x86 -fast
> +; RUN: llvm-as < %s | llc -march=x86-64 -O0 | grep movslq
> +; RUN: llvm-as < %s | llc -march=x86 -O0
> ; PR3181
>
> ; GEP indices are interpreted as signed integers, so they
>
> Modified: llvm/trunk/test/CodeGen/X86/fast-isel-shift-imm.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/fast-isel-shift-imm.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/fast-isel-shift-imm.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/fast-isel-shift-imm.ll Tue Apr 28
> 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -march=x86 -fast | grep {sarl \$80, %eax}
> +; RUN: llvm-as < %s | llc -march=x86 -O0 | grep {sarl \$80, %eax}
> ; PR3242
>
> define i32 @foo(i32 %x) nounwind {
>
> Modified: llvm/trunk/test/CodeGen/X86/pr1489.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/pr1489.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/pr1489.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/pr1489.ll Tue Apr 28 19:15:41 2009
> @@ -1,5 +1,5 @@
> -; RUN: llvm-as < %s | llc -disable-fp-elim -fast -mcpu=i486 | grep
> 1082126238 | count 3
> -; RUN: llvm-as < %s | llc -disable-fp-elim -fast -mcpu=i486 | grep
> 3058016715 | count 1
> +; RUN: llvm-as < %s | llc -disable-fp-elim -O0 -mcpu=i486 | grep
> 1082126238 | count 3
> +; RUN: llvm-as < %s | llc -disable-fp-elim -O0 -mcpu=i486 | grep
> 3058016715 | count 1
> ;; magic constants are 3.999f and half of 3.999
> ; ModuleID = '1489.c'
> target datalayout = "e-p:32:32:32-i1:8:8-i8:8:8-i16:16:16-i32:32:32-
> i64:32:64-f32:32:32-f64:32:64-v64:64:64-v128:128:128-a0:0:64"
>
> Modified: llvm/trunk/test/CodeGen/X86/volatile.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/volatile.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/CodeGen/X86/volatile.ll (original)
> +++ llvm/trunk/test/CodeGen/X86/volatile.ll Tue Apr 28 19:15:41 2009
> @@ -1,5 +1,5 @@
> ; RUN: llvm-as < %s | llc -march=x86 -mattr=sse2 | grep movsd |
> count 5
> -; RUN: llvm-as < %s | llc -march=x86 -mattr=sse2 -fast | grep movsd
> | count 5
> +; RUN: llvm-as < %s | llc -march=x86 -mattr=sse2 -O0 | grep movsd |
> count 5
>
> @x = external global double
>
>
> Modified: llvm/trunk/test/DebugInfo/2008-11-05-InlinedFuncStart.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/DebugInfo/2008-11-05-InlinedFuncStart.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/DebugInfo/2008-11-05-InlinedFuncStart.ll
> (original)
> +++ llvm/trunk/test/DebugInfo/2008-11-05-InlinedFuncStart.ll Tue Apr
> 28 19:15:41 2009
> @@ -1,5 +1,5 @@
> ; RUN: llvm-as < %s | llc
> -; RUN: llvm-as < %s | llc -fast
> +; RUN: llvm-as < %s | llc -O0
> %llvm.dbg.anchor.type = type { i32, i32 }
> %llvm.dbg.basictype.type = type { i32, { }*, i8*, { }*, i32, i64,
> i64, i64, i32, i32 }
> %llvm.dbg.compile_unit.type = type { i32, { }*, i32, i8*, i8*, i8* }
>
> Modified: llvm/trunk/test/DebugInfo/2009-01-30-Method.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/DebugInfo/2009-01-30-Method.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/DebugInfo/2009-01-30-Method.ll (original)
> +++ llvm/trunk/test/DebugInfo/2009-01-30-Method.ll Tue Apr 28
> 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -fast | grep "\\"foo" | count 3
> +; RUN: llvm-as < %s | llc -O0 | grep "\\"foo" | count 3
> ; 1 declaration, 1 definition and 1 pubnames entry.
> target triple = "i386-apple-darwin*"
> %llvm.dbg.anchor.type = type { i32, i32 }
>
> Modified: llvm/trunk/test/DebugInfo/deaddebuglabel.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/DebugInfo/deaddebuglabel.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/DebugInfo/deaddebuglabel.ll (original)
> +++ llvm/trunk/test/DebugInfo/deaddebuglabel.ll Tue Apr 28 19:15:41
> 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -fast | grep "label" | count 8
> +; RUN: llvm-as < %s | llc -O0 | grep "label" | count 8
> ; PR2614
> ; XFAIL: *
>
>
> Modified: llvm/trunk/test/DebugInfo/forwardDecl.ll
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/DebugInfo/forwardDecl.ll?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/DebugInfo/forwardDecl.ll (original)
> +++ llvm/trunk/test/DebugInfo/forwardDecl.ll Tue Apr 28 19:15:41 2009
> @@ -1,4 +1,4 @@
> -; RUN: llvm-as < %s | llc -fast | %prcontext ST 1 | grep 0x1 |
> count 1
> +; RUN: llvm-as < %s | llc -O0 | %prcontext ST 1 | grep 0x1 | count 1
>
> target triple = "i386-apple-darwin9.6"
> %llvm.dbg.anchor.type = type { i32, i32 }
>
> Modified: llvm/trunk/test/FrontendC++/2006-11-06-StackTrace.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/FrontendC%2B%2B/2006-11-06-StackTrace.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/FrontendC++/2006-11-06-StackTrace.cpp (original)
> +++ llvm/trunk/test/FrontendC++/2006-11-06-StackTrace.cpp Tue Apr 28
> 19:15:41 2009
> @@ -1,7 +1,7 @@
> // This is a regression test on debug info to make sure that we can
> get a
> // meaningful stack trace from a C++ program.
> // RUN: %llvmgcc -S -O0 -g %s -o - | llvm-as | \
> -// RUN: llc --disable-fp-elim -o %t.s -f -fast -relocation-
> model=pic
> +// RUN: llc --disable-fp-elim -o %t.s -f -O0 -relocation-model=pic
> // RUN: %compile_c %t.s -o %t.o
> // RUN: %link %t.o -o %t.exe
> // RUN: echo {break DeepStack::deepest\nrun 17\nwhere\n} > %t.in
>
> Modified: llvm/trunk/test/FrontendC++/2006-11-30-Pubnames.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/FrontendC%2B%2B/2006-11-30-Pubnames.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/FrontendC++/2006-11-30-Pubnames.cpp (original)
> +++ llvm/trunk/test/FrontendC++/2006-11-30-Pubnames.cpp Tue Apr 28
> 19:15:41 2009
> @@ -1,7 +1,7 @@
> // This is a regression test on debug info to make sure that we can
> access
> // qualified global names.
> // RUN: %llvmgcc -S -O0 -g %s -o - | llvm-as | \
> -// RUN: llc --disable-fp-elim -o %t.s -f -fast
> +// RUN: llc --disable-fp-elim -o %t.s -f -O0
> // RUN: %compile_c %t.s -o %t.o
> // RUN: %link %t.o -o %t.exe
> // RUN: %llvmdsymutil %t.exe
>
> Modified: llvm/trunk/test/FrontendC++/2009-04-21-DtorNames-dbg.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/FrontendC%2B%2B/2009-04-21-DtorNames-dbg.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/test/FrontendC++/2009-04-21-DtorNames-dbg.cpp
> (original)
> +++ llvm/trunk/test/FrontendC++/2009-04-21-DtorNames-dbg.cpp Tue Apr
> 28 19:15:41 2009
> @@ -1,4 +1,4 @@
> -// RUN: %llvmgcc -c -g %s -o - | llc -fast -f -o %t.s
> +// RUN: %llvmgcc -c -g %s -o - | llc -O0 -f -o %t.s
> // RUN: %compile_c %t.s -o %t.o
> // PR4025
>
>
> Modified: llvm/trunk/tools/llc/llc.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/tools/llc/llc.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/tools/llc/llc.cpp (original)
> +++ llvm/trunk/tools/llc/llc.cpp Tue Apr 28 19:15:41 2009
> @@ -55,8 +55,13 @@
>
> static cl::opt<bool> Force("f", cl::desc("Overwrite output files"));
>
> -static cl::opt<bool> Fast("fast",
> - cl::desc("Generate code quickly, potentially sacrificing code
> quality"));
> +// Determine optimization level. Level -O0 is equivalent to "fast"
> code gen.
> +static cl::opt<unsigned>
> +OptLevel("O",
> + cl::desc("Optimization level. Similar to llvm-gcc -O.
> (default: -O3)"),
> + cl::Prefix,
> + cl::ZeroOrMore,
> + cl::init(3));
>
> static cl::opt<std::string>
> TargetTriple("mtriple", cl::desc("Override target triple for
> module"));
> @@ -257,7 +262,7 @@
> PM.add(createVerifierPass());
>
> // Ask the target to add backend passes as necessary.
> - if (Target.addPassesToEmitWholeFile(PM, *Out, FileType, Fast)) {
> + if (Target.addPassesToEmitWholeFile(PM, *Out, FileType,
> OptLevel)) {
> std::cerr << argv[0] << ": target does not support generation
> of this"
> << " file type!\n";
> if (Out != &outs()) delete Out;
> @@ -283,7 +288,7 @@
> // Override default to generate verbose assembly.
> Target.setAsmVerbosityDefault(true);
>
> - switch (Target.addPassesToEmitFile(Passes, *Out, FileType,
> Fast)) {
> + switch (Target.addPassesToEmitFile(Passes, *Out, FileType,
> OptLevel)) {
> default:
> assert(0 && "Invalid file model!");
> return 1;
> @@ -304,7 +309,7 @@
> break;
> }
>
> - if (Target.addPassesToEmitFileFinish(Passes, MCE, Fast)) {
> + if (Target.addPassesToEmitFileFinish(Passes, MCE, OptLevel)) {
> std::cerr << argv[0] << ": target does not support generation
> of this"
> << " file type!\n";
> if (Out != &outs()) delete Out;
>
> Modified: llvm/trunk/utils/TableGen/AsmWriterEmitter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/utils/TableGen/AsmWriterEmitter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/utils/TableGen/AsmWriterEmitter.cpp (original)
> +++ llvm/trunk/utils/TableGen/AsmWriterEmitter.cpp Tue Apr 28
> 19:15:41 2009
> @@ -650,7 +650,7 @@
> O << "\";\n\n";
>
> O << " if (TAI->doesSupportDebugInformation() &&\n"
> - << " DW->ShouldEmitDwarfDebug() && !Fast) {\n"
> + << " DW->ShouldEmitDwarfDebug() && OptLevel != 0) {\n"
> << " DebugLoc CurDL = MI->getDebugLoc();\n\n"
> << " if (!CurDL.isUnknown()) {\n"
> << " static DebugLocTuple PrevDLT(~0U, ~0U, ~0U);\n"
>
> Modified: llvm/trunk/utils/TableGen/DAGISelEmitter.cpp
> URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/utils/TableGen/DAGISelEmitter.cpp?rev=70343&r1=70342&r2=70343&view=diff
>
> =
> =
> =
> =
> =
> =
> =
> =
> ======================================================================
> --- llvm/trunk/utils/TableGen/DAGISelEmitter.cpp (original)
> +++ llvm/trunk/utils/TableGen/DAGISelEmitter.cpp Tue Apr 28 19:15:41
> 2009
> @@ -465,7 +465,7 @@
> NumInputRootOps = N->getNumChildren();
>
> if (DisablePatternForFastISel(N, CGP))
> - emitCheck("!Fast");
> + emitCheck("OptLevel != 0");
>
> emitCheck(PredicateCheck);
> }
>
>
> _______________________________________________
> llvm-commits mailing list
> llvm-commits at cs.uiuc.edu
> http://lists.cs.uiuc.edu/mailman/listinfo/llvm-commits
More information about the llvm-commits
mailing list