[llvm-commits] [llvm] r40973 - /llvm/trunk/lib/Target/X86/X86RegisterInfo.td
Evan Cheng
evan.cheng at apple.com
Thu Aug 9 15:25:35 PDT 2007
Author: evancheng
Date: Thu Aug 9 17:25:35 2007
New Revision: 40973
URL: http://llvm.org/viewvc/llvm-project?rev=40973&view=rev
Log:
Temporarily backing out this change until we know why some dejagnu tests are failing.
Modified:
llvm/trunk/lib/Target/X86/X86RegisterInfo.td
Modified: llvm/trunk/lib/Target/X86/X86RegisterInfo.td
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/X86/X86RegisterInfo.td?rev=40973&r1=40972&r2=40973&view=diff
==============================================================================
--- llvm/trunk/lib/Target/X86/X86RegisterInfo.td (original)
+++ llvm/trunk/lib/Target/X86/X86RegisterInfo.td Thu Aug 9 17:25:35 2007
@@ -419,12 +419,11 @@
// GR16, GR32 subclasses which contain registers that have GR8 sub-registers.
// These should only be used for 32-bit mode.
-def GR8_ : RegisterClass<"X86", [i8], 8, [AL, CL, DL, BL, AH, CH, DH, BH]>;
def GR16_ : RegisterClass<"X86", [i16], 16, [AX, CX, DX, BX]> {
- let SubRegClassList = [GR8_];
+ let SubRegClassList = [GR8];
}
def GR32_ : RegisterClass<"X86", [i32], 32, [EAX, ECX, EDX, EBX]> {
- let SubRegClassList = [GR8_, GR16_];
+ let SubRegClassList = [GR8, GR16];
}
// Scalar SSE2 floating point registers.
More information about the llvm-commits
mailing list