[llvm-commits] CVS: llvm/lib/Target/Alpha/AlphaRegisterInfo.td
Misha Brukman
brukman at cs.uiuc.edu
Wed Feb 9 17:52:33 PST 2005
Changes in directory llvm/lib/Target/Alpha:
AlphaRegisterInfo.td updated: 1.7 -> 1.8
---
Log message:
* Fix spelling of `volatile'
* Align comments with tablegen elements
---
Diffs of the changes: (+9 -9)
AlphaRegisterInfo.td | 18 +++++++++---------
1 files changed, 9 insertions(+), 9 deletions(-)
Index: llvm/lib/Target/Alpha/AlphaRegisterInfo.td
diff -u llvm/lib/Target/Alpha/AlphaRegisterInfo.td:1.7 llvm/lib/Target/Alpha/AlphaRegisterInfo.td:1.8
--- llvm/lib/Target/Alpha/AlphaRegisterInfo.td:1.7 Sun Feb 6 15:07:31 2005
+++ llvm/lib/Target/Alpha/AlphaRegisterInfo.td Wed Feb 9 19:52:22 2005
@@ -7,6 +7,7 @@
//
//===----------------------------------------------------------------------===//
//
+// This file describes the Alpha register set.
//
//===----------------------------------------------------------------------===//
@@ -78,19 +79,18 @@
/// Register classes
def GPRC : RegisterClass<i64, 64,
-//Volitle
- [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19, R20, R21, R22, R23, R24, R25, R27,
-//Non-Volitile
+ // Volatile
+ [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19, R20, R21, R22,
+ R23, R24, R25, R27,
+ // Non-volatile
R9, R10, R11, R12, R13, R14, R15, R26, /* R28, */ R29 /* R30, R31*/ ]>;
-//R28 is reserved for the assembler
+ // Note: R28 is reserved for the assembler
-//Don't allocate 15, 29, 30, 31
-//Allocation volatiles only for now
+// Don't allocate 15, 29, 30, 31
+// Allocation volatiles only for now
def FPRC : RegisterClass<f64, 64, [F0, F1,
F10, F11, F12, F13, F14, F15, F16, F17, F18, F19,
F20, F21, F22, F23, F24, F25, F26, F27, F28, F29, F30,
- //Saved:
+ // Saved:
F2, F3, F4, F5, F6, F7, F8, F9
]>;
-
-
More information about the llvm-commits
mailing list