[llvm-commits] CVS: llvm/lib/Target/X86/X86ISelPattern.cpp
Chris Lattner
lattner at cs.uiuc.edu
Fri Jan 14 14:37:53 PST 2005
Changes in directory llvm/lib/Target/X86:
X86ISelPattern.cpp updated: 1.54 -> 1.55
---
Log message:
Adjust to CopyFromREg changes.
---
Diffs of the changes: (+14 -2)
Index: llvm/lib/Target/X86/X86ISelPattern.cpp
diff -u llvm/lib/Target/X86/X86ISelPattern.cpp:1.54 llvm/lib/Target/X86/X86ISelPattern.cpp:1.55
--- llvm/lib/Target/X86/X86ISelPattern.cpp:1.54 Thu Jan 13 14:50:02 2005
+++ llvm/lib/Target/X86/X86ISelPattern.cpp Fri Jan 14 16:37:41 2005
@@ -181,7 +181,8 @@
// Arguments go on the stack in reverse order, as specified by the ABI.
unsigned ArgOffset = 0;
- SDOperand StackPtr = DAG.getCopyFromReg(X86::ESP, MVT::i32);
+ SDOperand StackPtr = DAG.getCopyFromReg(X86::ESP, MVT::i32,
+ DAG.getEntryNode());
for (unsigned i = 0, e = Args.size(); i != e; ++i) {
unsigned ArgReg;
SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
@@ -934,6 +935,14 @@
BuildMI(BB, Opc, 2).addReg(Tmp1).addImm(CN->getValue());
return;
}
+ } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(RHS)) {
+ if (CN->isExactlyValue(+0.0) ||
+ CN->isExactlyValue(-0.0)) {
+ unsigned Reg = SelectExpr(LHS);
+ BuildMI(BB, X86::FTST, 1).addReg(Reg);
+ BuildMI(BB, X86::FNSTSW8r, 0);
+ BuildMI(BB, X86::SAHF, 1);
+ }
}
Opc = 0;
@@ -1021,9 +1030,12 @@
SDNode *Node = N.Val;
SDOperand Op0, Op1;
- if (Node->getOpcode() == ISD::CopyFromReg)
+ if (Node->getOpcode() == ISD::CopyFromReg) {
+ // FIXME: Handle copy from physregs!
+
// Just use the specified register as our input.
return dyn_cast<RegSDNode>(Node)->getReg();
+ }
unsigned &Reg = ExprMap[N];
if (Reg) return Reg;
More information about the llvm-commits
mailing list