[all-commits] [llvm/llvm-project] 60e012: [ARM] Improve codegen of volatile load/store of i64
Victor Campos via All-commits
all-commits at lists.llvm.org
Tue Jan 7 05:16:23 PST 2020
Branch: refs/heads/master
Home: https://github.com/llvm/llvm-project
Commit: 60e0120c913dd1d4bfe33769e1f000a076249a42
https://github.com/llvm/llvm-project/commit/60e0120c913dd1d4bfe33769e1f000a076249a42
Author: Victor Campos <Victor.Campos at arm.com>
Date: 2020-01-07 (Tue, 07 Jan 2020)
Changed paths:
M llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp
M llvm/lib/Target/ARM/ARMISelDAGToDAG.cpp
M llvm/lib/Target/ARM/ARMISelLowering.cpp
M llvm/lib/Target/ARM/ARMISelLowering.h
M llvm/lib/Target/ARM/ARMInstrInfo.td
M llvm/lib/Target/ARM/ARMInstrThumb2.td
A llvm/test/CodeGen/ARM/i64_volatile_load_store.ll
Log Message:
-----------
[ARM] Improve codegen of volatile load/store of i64
Summary:
Instead of generating two i32 instructions for each load or store of a volatile
i64 value (two LDRs or STRs), now emit LDRD/STRD.
These improvements cover architectures implementing ARMv5TE or Thumb-2.
Reviewers: dmgreen, efriedma, john.brawn, nickdesaulniers
Reviewed By: efriedma, nickdesaulniers
Subscribers: nickdesaulniers, vvereschaka, kristof.beyls, hiraditya, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D70072
More information about the All-commits
mailing list