[llvm] 55de6fc - [ARM] Regenerate bfi.ll test cases

Simon Pilgrim via llvm-commits llvm-commits at lists.llvm.org
Tue Jan 7 08:56:15 PST 2020


Author: Simon Pilgrim
Date: 2020-01-07T16:51:11Z
New Revision: 55de6fc0b66b943c16fa36328859c210c13c2321

URL: https://github.com/llvm/llvm-project/commit/55de6fc0b66b943c16fa36328859c210c13c2321
DIFF: https://github.com/llvm/llvm-project/commit/55de6fc0b66b943c16fa36328859c210c13c2321.diff

LOG: [ARM] Regenerate bfi.ll test cases

Added: 
    

Modified: 
    llvm/test/CodeGen/ARM/bfi.ll

Removed: 
    


################################################################################
diff  --git a/llvm/test/CodeGen/ARM/bfi.ll b/llvm/test/CodeGen/ARM/bfi.ll
index 31eff16fcc3c..725e173324af 100644
--- a/llvm/test/CodeGen/ARM/bfi.ll
+++ b/llvm/test/CodeGen/ARM/bfi.ll
@@ -1,14 +1,21 @@
-; RUN: llc -mtriple=arm -mattr=+v6t2 %s -o - | FileCheck %s
+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
+; RUN: llc < %s -mtriple=arm -mattr=+v6t2 | FileCheck %s
 
 %struct.F = type { [3 x i8], i8 }
 
 @X = common global %struct.F zeroinitializer, align 4 ; <%struct.F*> [#uses=1]
 
 define void @f1([1 x i32] %f.coerce0) nounwind {
+; CHECK-LABEL: f1:
+; CHECK:       @ %bb.0: @ %entry
+; CHECK-NEXT:    movw r0, :lower16:X
+; CHECK-NEXT:    mov r2, #10
+; CHECK-NEXT:    movt r0, :upper16:X
+; CHECK-NEXT:    ldr r1, [r0]
+; CHECK-NEXT:    bfi r1, r2, #22, #4
+; CHECK-NEXT:    str r1, [r0]
+; CHECK-NEXT:    bx lr
 entry:
-; CHECK: f1
-; CHECK: mov r2, #10
-; CHECK: bfi r1, r2, #22, #4
   %0 = load i32, i32* bitcast (%struct.F* @X to i32*), align 4 ; <i32> [#uses=1]
   %1 = and i32 %0, -62914561                      ; <i32> [#uses=1]
   %2 = or i32 %1, 41943040                        ; <i32> [#uses=1]
@@ -17,10 +24,12 @@ entry:
 }
 
 define i32 @f2(i32 %A, i32 %B) nounwind {
+; CHECK-LABEL: f2:
+; CHECK:       @ %bb.0: @ %entry
+; CHECK-NEXT:    lsr r1, r1, #7
+; CHECK-NEXT:    bfi r0, r1, #7, #16
+; CHECK-NEXT:    bx lr
 entry:
-; CHECK: f2
-; CHECK: lsr{{.*}}#7
-; CHECK: bfi r0, r1, #7, #16
   %and = and i32 %A, -8388481                     ; <i32> [#uses=1]
   %and2 = and i32 %B, 8388480                     ; <i32> [#uses=1]
   %or = or i32 %and2, %and                        ; <i32> [#uses=1]
@@ -28,10 +37,13 @@ entry:
 }
 
 define i32 @f3(i32 %A, i32 %B) nounwind {
+; CHECK-LABEL: f3:
+; CHECK:       @ %bb.0: @ %entry
+; CHECK-NEXT:    lsr r0, r0, #7
+; CHECK-NEXT:    bfi r1, r0, #7, #16
+; CHECK-NEXT:    mov r0, r1
+; CHECK-NEXT:    bx lr
 entry:
-; CHECK: f3
-; CHECK: lsr{{.*}} #7
-; CHECK: bfi {{.*}}, #7, #16
   %and = and i32 %A, 8388480                      ; <i32> [#uses=1]
   %and2 = and i32 %B, -8388481                    ; <i32> [#uses=1]
   %or = or i32 %and2, %and                        ; <i32> [#uses=1]
@@ -40,9 +52,12 @@ entry:
 
 ; rdar://8752056
 define i32 @f4(i32 %a) nounwind {
-; CHECK: f4
-; CHECK: movw [[R1:r[0-9]+]], #3137
-; CHECK: bfi [[R1]], {{r[0-9]+}}, #15, #5
+; CHECK-LABEL: f4:
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    movw r1, #3137
+; CHECK-NEXT:    bfi r1, r0, #15, #5
+; CHECK-NEXT:    mov r0, r1
+; CHECK-NEXT:    bx lr
   %1 = shl i32 %a, 15
   %ins7 = and i32 %1, 1015808
   %ins12 = or i32 %ins7, 3137
@@ -51,10 +66,11 @@ define i32 @f4(i32 %a) nounwind {
 
 ; rdar://8458663
 define i32 @f5(i32 %a, i32 %b) nounwind {
-entry:
 ; CHECK-LABEL: f5:
-; CHECK-NOT: bfc
-; CHECK: bfi r0, r1, #20, #4
+; CHECK:       @ %bb.0: @ %entry
+; CHECK-NEXT:    bfi r0, r1, #20, #4
+; CHECK-NEXT:    bx lr
+entry:
   %0 = and i32 %a, -15728641
   %1 = shl i32 %b, 20
   %2 = and i32 %1, 15728640
@@ -64,10 +80,11 @@ entry:
 
 ; rdar://9609030
 define i32 @f6(i32 %a, i32 %b) nounwind readnone {
-entry:
 ; CHECK-LABEL: f6:
-; CHECK-NOT: bic
-; CHECK: bfi r0, r1, #8, #9
+; CHECK:       @ %bb.0: @ %entry
+; CHECK-NEXT:    bfi r0, r1, #8, #9
+; CHECK-NEXT:    bx lr
+entry:
   %and = and i32 %a, -130817
   %and2 = shl i32 %b, 8
   %shl = and i32 %and2, 130816
@@ -77,7 +94,11 @@ entry:
 
 define i32 @f7(i32 %x, i32 %y) {
 ; CHECK-LABEL: f7:
-; CHECK: bfi r0, r2, #4, #1
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    lsr r2, r0, #2
+; CHECK-NEXT:    bic r0, r1, #255
+; CHECK-NEXT:    bfi r0, r2, #4, #1
+; CHECK-NEXT:    bx lr
   %y2 = and i32 %y, 4294967040 ; 0xFFFFFF00
   %and = and i32 %x, 4
   %or = or i32 %y2, 16
@@ -88,8 +109,12 @@ define i32 @f7(i32 %x, i32 %y) {
 
 define i32 @f8(i32 %x, i32 %y) {
 ; CHECK-LABEL: f8:
-; CHECK: bfi r0, r2, #4, #1
-; CHECK: bfi r0, r2, #5, #1
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    lsr r2, r0, #2
+; CHECK-NEXT:    bic r0, r1, #255
+; CHECK-NEXT:    bfi r0, r2, #4, #1
+; CHECK-NEXT:    bfi r0, r2, #5, #1
+; CHECK-NEXT:    bx lr
   %y2 = and i32 %y, 4294967040 ; 0xFFFFFF00
   %and = and i32 %x, 4
   %or = or i32 %y2, 48
@@ -100,7 +125,12 @@ define i32 @f8(i32 %x, i32 %y) {
 
 define i32 @f9(i32 %x, i32 %y) {
 ; CHECK-LABEL: f9:
-; CHECK-NOT: bfi
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    bic r1, r1, #255
+; CHECK-NEXT:    tst r0, #4
+; CHECK-NEXT:    orreq r1, r1, #48
+; CHECK-NEXT:    mov r0, r1
+; CHECK-NEXT:    bx lr
   %y2 = and i32 %y, 4294967040 ; 0xFFFFFF00
   %and = and i32 %x, 4
   %or = or i32 %y2, 48
@@ -111,7 +141,11 @@ define i32 @f9(i32 %x, i32 %y) {
 
 define i32 @f10(i32 %x, i32 %y) {
 ; CHECK-LABEL: f10:
-; CHECK: bfi r0, r2, #4, #2
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    lsr r2, r0, #1
+; CHECK-NEXT:    bic r0, r1, #255
+; CHECK-NEXT:    bfi r0, r2, #4, #2
+; CHECK-NEXT:    bx lr
   %y2 = and i32 %y, 4294967040 ; 0xFFFFFF00
   %and = and i32 %x, 4
   %or = or i32 %y2, 32
@@ -128,7 +162,11 @@ define i32 @f10(i32 %x, i32 %y) {
 
 define i32 @f11(i32 %x, i32 %y) {
 ; CHECK-LABEL: f11:
-; CHECK: bfi r0, r2, #4, #3
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    lsr r2, r0, #1
+; CHECK-NEXT:    bic r0, r1, #255
+; CHECK-NEXT:    bfi r0, r2, #4, #3
+; CHECK-NEXT:    bx lr
   %y2 = and i32 %y, 4294967040 ; 0xFFFFFF00
   %and = and i32 %x, 4
   %or = or i32 %y2, 32
@@ -150,7 +188,11 @@ define i32 @f11(i32 %x, i32 %y) {
 
 define i32 @f12(i32 %x, i32 %y) {
 ; CHECK-LABEL: f12:
-; CHECK: bfi r0, r2, #4, #1
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    lsr r2, r0, #2
+; CHECK-NEXT:    bic r0, r1, #255
+; CHECK-NEXT:    bfi r0, r2, #4, #1
+; CHECK-NEXT:    bx lr
   %y2 = and i32 %y, 4294967040 ; 0xFFFFFF00
   %and = and i32 %x, 4
   %or = or i32 %y2, 16
@@ -161,7 +203,12 @@ define i32 @f12(i32 %x, i32 %y) {
 
 define i32 @f13(i32 %x, i32 %y) {
 ; CHECK-LABEL: f13:
-; CHECK-NOT: bfi
+; CHECK:       @ %bb.0:
+; CHECK-NEXT:    and r2, r0, #4
+; CHECK-NEXT:    bic r0, r1, #255
+; CHECK-NEXT:    cmp r2, #42
+; CHECK-NEXT:    orrne r0, r0, #16
+; CHECK-NEXT:    bx lr
   %y2 = and i32 %y, 4294967040 ; 0xFFFFFF00
   %and = and i32 %x, 4
   %or = or i32 %y2, 16


        


More information about the llvm-commits mailing list