[llvm] r355264 - [Codegen] fix typos in test case

Xing GUO via llvm-commits llvm-commits at lists.llvm.org
Sat Mar 2 00:03:59 PST 2019


Author: higuoxing
Date: Sat Mar  2 00:03:59 2019
New Revision: 355264

URL: http://llvm.org/viewvc/llvm-project?rev=355264&view=rev
Log:
[Codegen] fix typos in test case

Modified:
    llvm/trunk/test/CodeGen/AArch64/arm64-neon-2velem.ll
    llvm/trunk/test/CodeGen/AMDGPU/rewrite-out-arguments.ll
    llvm/trunk/test/CodeGen/NVPTX/param-load-store.ll

Modified: llvm/trunk/test/CodeGen/AArch64/arm64-neon-2velem.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/AArch64/arm64-neon-2velem.ll?rev=355264&r1=355263&r2=355264&view=diff
==============================================================================
--- llvm/trunk/test/CodeGen/AArch64/arm64-neon-2velem.ll (original)
+++ llvm/trunk/test/CodeGen/AArch64/arm64-neon-2velem.ll Sat Mar  2 00:03:59 2019
@@ -559,9 +559,9 @@ entry:
 }
 
 define double @test_vfmsd_lane_f64_0(double %a, double %b, <1 x double> %v) {
-; CHCK-LABEL: test_vfmsd_lane_f64_0
-; CHCK: fmsub {{d[0-9]+}}, {{d[0-9]+}}, {{d[0-9]+}}, {{d[0-9]+}}
-; CHCK-NEXT: ret
+; CHECK-LABEL: test_vfmsd_lane_f64_0
+; CHECK: fmsub {{d[0-9]+}}, {{d[0-9]+}}, {{d[0-9]+}}, {{d[0-9]+}}
+; CHECK-NEXT: ret
 entry:
   %tmp0 = fsub <1 x double> <double -0.000000e+00>, %v
   %tmp1 = extractelement <1 x double> %tmp0, i32 0

Modified: llvm/trunk/test/CodeGen/AMDGPU/rewrite-out-arguments.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/AMDGPU/rewrite-out-arguments.ll?rev=355264&r1=355263&r2=355264&view=diff
==============================================================================
--- llvm/trunk/test/CodeGen/AMDGPU/rewrite-out-arguments.ll (original)
+++ llvm/trunk/test/CodeGen/AMDGPU/rewrite-out-arguments.ll Sat Mar  2 00:03:59 2019
@@ -282,7 +282,7 @@ ret1:
 ; CHECK-NEXT: %2 = call %void_one_out_arg_v2i32_1_use @void_one_out_arg_v2i32_1_use.body(<2 x i32>* undef)
 ; CHECK-NEXT: %3 = extractvalue %void_one_out_arg_v2i32_1_use %2, 0
 ; CHECK-NEXT: store <2 x i32> %3, <2 x i32>* %0, align 8
-; CHCEK-NEXT: ret void
+; CHECK-NEXT: ret void
 define void @void_one_out_arg_v2i32_1_use(<2 x i32>* %val) #0 {
   store <2 x i32> <i32 17, i32 9>, <2 x i32>* %val
   ret void

Modified: llvm/trunk/test/CodeGen/NVPTX/param-load-store.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/NVPTX/param-load-store.ll?rev=355264&r1=355263&r2=355264&view=diff
==============================================================================
--- llvm/trunk/test/CodeGen/NVPTX/param-load-store.ll (original)
+++ llvm/trunk/test/CodeGen/NVPTX/param-load-store.ll Sat Mar  2 00:03:59 2019
@@ -516,7 +516,7 @@ define <3 x i32> @test_v3i32(<3 x i32> %
 ; CHECK-NEXT: test_v4i32,
 ; CHECK:      ld.param.v4.b32  {[[RE0:%r[0-9]+]], [[RE1:%r[0-9]+]], [[RE2:%r[0-9]+]], [[RE3:%r[0-9]+]]}, [retval0+0];
 ; CHECK:      st.param.v4.b32  [func_retval0+0], {[[RE0]], [[RE1]], [[RE2]], [[RE3]]}
-; CHCK-NEXT: ret;
+; CHECK-NEXT: ret;
 define <4 x i32> @test_v4i32(<4 x i32> %a) {
        %r = tail call <4 x i32> @test_v4i32(<4 x i32> %a);
        ret <4 x i32> %r;




More information about the llvm-commits mailing list