[llvm] r280810 - [X86][SSE] Added and+or+zext combine tests for known bits of vectors

Simon Pilgrim via llvm-commits llvm-commits at lists.llvm.org
Wed Sep 7 07:00:52 PDT 2016


Author: rksimon
Date: Wed Sep  7 09:00:52 2016
New Revision: 280810

URL: http://llvm.org/viewvc/llvm-project?rev=280810&view=rev
Log:
[X86][SSE] Added and+or+zext combine tests for known bits of vectors

Part of the yak shaving for D24253

Modified:
    llvm/trunk/test/CodeGen/X86/combine-and.ll

Modified: llvm/trunk/test/CodeGen/X86/combine-and.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/X86/combine-and.ll?rev=280810&r1=280809&r2=280810&view=diff
==============================================================================
--- llvm/trunk/test/CodeGen/X86/combine-and.ll (original)
+++ llvm/trunk/test/CodeGen/X86/combine-and.ll Wed Sep  7 09:00:52 2016
@@ -204,3 +204,35 @@ define <4 x i32> @and_or_v4i32(<4 x i32>
   %2 = and <4 x i32> %1, <i32 3, i32 3, i32 3, i32 3>
   ret <4 x i32> %2
 }
+
+;
+; known bits folding
+;
+
+define <2 x i64> @and_or_zext_v2i32(<2 x i32> %a0) {
+; CHECK-LABEL: and_or_zext_v2i32:
+; CHECK:       # BB#0:
+; CHECK-NEXT:    pxor %xmm1, %xmm1
+; CHECK-NEXT:    pblendw {{.*#+}} xmm0 = xmm0[0,1],xmm1[2,3],xmm0[4,5],xmm1[6,7]
+; CHECK-NEXT:    por {{.*}}(%rip), %xmm0
+; CHECK-NEXT:    pand {{.*}}(%rip), %xmm0
+; CHECK-NEXT:    retq
+  %1 = zext <2 x i32> %a0 to <2 x i64>
+  %2 = or <2 x i64> %1, <i64 1, i64 1>
+  %3 = and <2 x i64> %2, <i64 4294967296, i64 4294967296>
+  ret <2 x i64> %3
+}
+
+define <4 x i32> @and_or_zext_v4i16(<4 x i16> %a0) {
+; CHECK-LABEL: and_or_zext_v4i16:
+; CHECK:       # BB#0:
+; CHECK-NEXT:    pxor %xmm1, %xmm1
+; CHECK-NEXT:    pblendw {{.*#+}} xmm0 = xmm0[0],xmm1[1],xmm0[2],xmm1[3],xmm0[4],xmm1[5],xmm0[6],xmm1[7]
+; CHECK-NEXT:    por {{.*}}(%rip), %xmm0
+; CHECK-NEXT:    pand {{.*}}(%rip), %xmm0
+; CHECK-NEXT:    retq
+  %1 = zext <4 x i16> %a0 to <4 x i32>
+  %2 = or <4 x i32> %1, <i32 1, i32 1, i32 1, i32 1>
+  %3 = and <4 x i32> %2, <i32 65536, i32 65536, i32 65536, i32 65536>
+  ret <4 x i32> %3
+}




More information about the llvm-commits mailing list