[llvm] r214965 - [AArch64] Add a testcase for r214957.

James Molloy james.molloy at arm.com
Wed Aug 6 06:31:32 PDT 2014


Author: jamesm
Date: Wed Aug  6 08:31:32 2014
New Revision: 214965

URL: http://llvm.org/viewvc/llvm-project?rev=214965&view=rev
Log:
[AArch64] Add a testcase for r214957.


Added:
    llvm/trunk/test/CodeGen/AArch64/a57-csel.ll
Modified:
    llvm/trunk/lib/Target/AArch64/AArch64TargetMachine.cpp

Modified: llvm/trunk/lib/Target/AArch64/AArch64TargetMachine.cpp
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/lib/Target/AArch64/AArch64TargetMachine.cpp?rev=214965&r1=214964&r2=214965&view=diff
==============================================================================
--- llvm/trunk/lib/Target/AArch64/AArch64TargetMachine.cpp (original)
+++ llvm/trunk/lib/Target/AArch64/AArch64TargetMachine.cpp Wed Aug  6 08:31:32 2014
@@ -59,6 +59,12 @@ EnableAtomicTidy("aarch64-atomic-cfg-tid
                           " to make use of cmpxchg flow-based information"),
                  cl::init(true));
 
+static cl::opt<bool>
+EnableEarlyIfConversion("aarch64-enable-early-ifcvt", cl::Hidden,
+                        cl::desc("Run early if-conversion"),
+                        cl::init(true));
+
+
 extern "C" void LLVMInitializeAArch64Target() {
   // Register the target.
   RegisterTargetMachine<AArch64leTargetMachine> X(TheAArch64leTarget);
@@ -174,7 +180,8 @@ bool AArch64PassConfig::addInstSelector(
 bool AArch64PassConfig::addILPOpts() {
   if (EnableCCMP)
     addPass(createAArch64ConditionalCompares());
-  addPass(&EarlyIfConverterID);
+  if (EnableEarlyIfConversion)
+    addPass(&EarlyIfConverterID);
   if (EnableStPairSuppress)
     addPass(createAArch64StorePairSuppressPass());
   return true;

Added: llvm/trunk/test/CodeGen/AArch64/a57-csel.ll
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/CodeGen/AArch64/a57-csel.ll?rev=214965&view=auto
==============================================================================
--- llvm/trunk/test/CodeGen/AArch64/a57-csel.ll (added)
+++ llvm/trunk/test/CodeGen/AArch64/a57-csel.ll Wed Aug  6 08:31:32 2014
@@ -0,0 +1,11 @@
+; RUN: llc -mtriple=aarch64-none-linux-gnu < %s -mcpu=cortex-a57 -aarch64-enable-early-ifcvt=false | FileCheck %s
+
+; Check that the select is expanded into a branch sequence.
+define i64 @f(i64 %a, i64 %b, i64* %c, i64 %d, i64 %e) {
+  ; CHECK: cbz
+  %x0 = load i64* %c
+  %x1 = icmp eq i64 %x0, 0
+  %x2 = select i1 %x1, i64 %a, i64 %b
+  %x3 = add i64 %x2, %d
+  ret i64 %x3
+}





More information about the llvm-commits mailing list