[llvm-commits] [llvm] r135061 - /llvm/trunk/test/MC/ARM/basic-arm-instructions.s

Jim Grosbach grosbach at apple.com
Wed Jul 13 12:12:32 PDT 2011


Author: grosbach
Date: Wed Jul 13 14:12:32 2011
New Revision: 135061

URL: http://llvm.org/viewvc/llvm-project?rev=135061&view=rev
Log:
Add tests for ARM parsing of 'BIC' instruction.

Modified:
    llvm/trunk/test/MC/ARM/basic-arm-instructions.s

Modified: llvm/trunk/test/MC/ARM/basic-arm-instructions.s
URL: http://llvm.org/viewvc/llvm-project/llvm/trunk/test/MC/ARM/basic-arm-instructions.s?rev=135061&r1=135060&r2=135061&view=diff
==============================================================================
--- llvm/trunk/test/MC/ARM/basic-arm-instructions.s (original)
+++ llvm/trunk/test/MC/ARM/basic-arm-instructions.s Wed Jul 13 14:12:32 2011
@@ -252,3 +252,61 @@
 @------------------------------------------------------------------------------
 @ FIXME: BFI
 @------------------------------------------------------------------------------
+
+ at ------------------------------------------------------------------------------
+@ FIXME: BIC
+ at ------------------------------------------------------------------------------
+  bic r10, r1, #0xf
+  bic r10, r1, r6
+  bic r10, r1, r6, lsl #10
+  bic r10, r1, r6, lsr #10
+  bic r10, r1, r6, lsr #10
+  bic r10, r1, r6, asr #10
+  bic r10, r1, r6, ror #10
+  bic r6, r7, r8, lsl r2
+  bic r6, r7, r8, lsr r2
+  bic r6, r7, r8, asr r2
+  bic r6, r7, r8, ror r2
+  bic r10, r1, r6, rrx
+
+  @ destination register is optional
+  bic r1, #0xf
+  bic r10, r1
+  bic r10, r1, lsl #10
+  bic r10, r1, lsr #10
+  bic r10, r1, lsr #10
+  bic r10, r1, asr #10
+  bic r10, r1, ror #10
+  bic r6, r7, lsl r2
+  bic r6, r7, lsr r2
+  bic r6, r7, asr r2
+  bic r6, r7, ror r2
+  bic r10, r1, rrx
+
+@ CHECK: bic	r10, r1, #15            @ encoding: [0x0f,0xa0,0xc1,0xe3]
+@ CHECK: bic	r10, r1, r6             @ encoding: [0x06,0xa0,0xc1,0xe1]
+@ CHECK: bic	r10, r1, r6, lsl #10    @ encoding: [0x06,0xa5,0xc1,0xe1]
+@ CHECK: bic	r10, r1, r6, lsr #10    @ encoding: [0x26,0xa5,0xc1,0xe1]
+@ CHECK: bic	r10, r1, r6, lsr #10    @ encoding: [0x26,0xa5,0xc1,0xe1]
+@ CHECK: bic	r10, r1, r6, asr #10    @ encoding: [0x46,0xa5,0xc1,0xe1]
+@ CHECK: bic	r10, r1, r6, ror #10    @ encoding: [0x66,0xa5,0xc1,0xe1]
+@ CHECK: bic	r6, r7, r8, lsl r2      @ encoding: [0x18,0x62,0xc7,0xe1]
+@ CHECK: bic	r6, r7, r8, lsr r2      @ encoding: [0x38,0x62,0xc7,0xe1]
+@ CHECK: bic	r6, r7, r8, asr r2      @ encoding: [0x58,0x62,0xc7,0xe1]
+@ CHECK: bic	r6, r7, r8, ror r2      @ encoding: [0x78,0x62,0xc7,0xe1]
+@ CHECK: bic	r10, r1, r6, rrx        @ encoding: [0x66,0xa0,0xc1,0xe1]
+
+
+@ CHECK: bic	r1, r1, #15             @ encoding: [0x0f,0x10,0xc1,0xe3]
+@ CHECK: bic	r10, r10, r1            @ encoding: [0x01,0xa0,0xca,0xe1]
+@ CHECK: bic	r10, r10, r1, lsl #10   @ encoding: [0x01,0xa5,0xca,0xe1]
+@ CHECK: bic	r10, r10, r1, lsr #10   @ encoding: [0x21,0xa5,0xca,0xe1]
+@ CHECK: bic	r10, r10, r1, lsr #10   @ encoding: [0x21,0xa5,0xca,0xe1]
+@ CHECK: bic	r10, r10, r1, asr #10   @ encoding: [0x41,0xa5,0xca,0xe1]
+@ CHECK: bic	r10, r10, r1, ror #10   @ encoding: [0x61,0xa5,0xca,0xe1]
+@ CHECK: bic	r6, r6, r7, lsl r2      @ encoding: [0x17,0x62,0xc6,0xe1]
+@ CHECK: bic	r6, r6, r7, lsr r2      @ encoding: [0x37,0x62,0xc6,0xe1]
+@ CHECK: bic	r6, r6, r7, asr r2      @ encoding: [0x57,0x62,0xc6,0xe1]
+@ CHECK: bic	r6, r6, r7, ror r2      @ encoding: [0x77,0x62,0xc6,0xe1]
+@ CHECK: bic	r10, r10, r1, rrx       @ encoding: [0x61,0xa0,0xca,0xe1]
+





More information about the llvm-commits mailing list